A Multiscale Simulation Framework for Steep-Slope Si Nanowire Cold Source FET

被引:7
作者
Gan, Weizhuo [1 ,2 ]
Luo, Kun [1 ,2 ]
Qi, Guodong [3 ]
Prentki, Raphael J. [4 ]
Liu, Fei [5 ]
Huo, Jiali [1 ,2 ]
Huang, Weixing [1 ,2 ]
Bu, Jianhui [1 ,2 ]
Zhang, Qingzhu [1 ,2 ]
Yin, Huaxiang [1 ,2 ]
Guo, Hong [4 ]
Lu, Ye [3 ]
Wu, Zhenhua [1 ,2 ]
机构
[1] Chinese Acad Sci, Inst Microelect, Beijing 100029, Peoples R China
[2] Univ Chinese Acad Sci, Beijing 100049, Peoples R China
[3] Fudan Univ, Sch Informat Sci & Technol, Shanghai 200433, Peoples R China
[4] McGill Univ, Dept Phys, Montreal, PQ H3A 2T8, Canada
[5] Peking Univ, Inst Microelect, Beijing 100871, Peoples R China
基金
加拿大自然科学与工程研究理事会;
关键词
Silicon; Integrated circuit modeling; Discrete Fourier transforms; Computational modeling; Semiconductor process modeling; Doping; Switches; Density functional theory (DFT); nonequilibrium Green's function (NEGF); source engineering; steep slope; TCAD; tight-binding (TB); MOBILITY;
D O I
10.1109/TED.2021.3083602
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Source engineering is an emerging technique to achieve steep-slope switching FET. To bridge the new carrier filtering mechanism and device performance, a multiscale simulation framework is presented in this article and is applied in Si nanowire (NW) cold source FET (CSFET). By the fit-parameter-free density functional theory (DFT) method, the key component of cold source (CS) design for broken-gap-like band alignment and high cold carrier injection is demonstrated. The novel device switching mechanism is also verified in the entire device scale with fully quantum atomistic tight-binding (TB) and nonequilibrium Green's function (NEGF) methods. Although these tools are physics-based and accurate, the device scale is limited, and the computation burden is heavy. Thus, half-empirical TCAD simulation is suitable for device design and path-finding in realistic geometry. Key components of the CS and energy filtering effect can be verified by DFT-NEGF and TB-NEGF methods. Based on TCAD results, we implement a circuit-level benchmark for early stage path-finding. The results show that gate-all-around (GAA) Si NW CSFET is a potential candidate for low-power application, which enables supply voltage scaling.
引用
收藏
页码:5455 / 5461
页数:7
相关论文
共 46 条
[1]  
Afzalian A., 2016, International Electron Devices Meeting (IEDM) Technical Digest, p30.1, DOI DOI 10.1109/IEDM.2016.7838510
[2]   Ab initio perspective of ultra-scaled CMOS from 2D-material fundamentals to dynamically doped transistors [J].
Afzalian, Aryan .
NPJ 2D MATERIALS AND APPLICATIONS, 2021, 5 (01)
[3]   A High-Performance InAs/GaSb Core-Shell Nanowire Line-Tunneling TFET: An Atomistic Mode-Space NEGF Study [J].
Afzalian, Aryan ;
Doornbos, Gerben ;
Shen, Tzer-Min ;
Passlack, Matthias ;
Wu, Jeff .
IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2019, 7 (01) :88-99
[4]  
Alian A, 2018, 2018 IEEE SYMPOSIUM ON VLSI TECHNOLOGY, P133, DOI 10.1109/VLSIT.2018.8510619
[5]  
Bellaiche L, 2000, PHYS REV B, V61, P7877, DOI 10.1103/PhysRevB.61.7877
[6]  
Blaeser S, 2015, 2015 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), DOI 10.1109/IEDM.2015.7409757
[7]   Valence band effective-mass expressions in the sp3d5s* empirical tight-binding model applied to a Si and Ge parametrization -: art. no. 115201 [J].
Boykin, TB ;
Klimeck, G ;
Oyafuso, F .
PHYSICAL REVIEW B, 2004, 69 (11)
[8]  
Cheung Kin P., 2010, 2010 International Symposium on VLSI Technology, Systems, and Applications (VLSI-TSA 2010), P72, DOI 10.1109/VTSA.2010.5488941
[9]   Sub-Thermionic Scalable III-V Tunnel Field-Effect Transistors Integrated on Si (100) [J].
Convertino, C. ;
Zota, C. B. ;
Baumgartner, Y. ;
Staudinger, P. ;
Sousa, M. ;
Mauthe, S. ;
Caimi, D. ;
Czornomaz, L. ;
Ionescu, A. M. ;
Moselund, K. E. .
2019 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2019,
[10]   Optimisation of pocket doped junctionless TFET and its application in digital inverter [J].
Devi, Wangkheirakpam Vandana ;
Bhowmick, Brinda .
MICRO & NANO LETTERS, 2019, 14 (01) :69-73