Analytical crosstalk noise and its induced-delay estimation for distributed RLC interconnects under ramp excitation

被引:15
作者
Coulibaly, LM [1 ]
Kadim, HJ [1 ]
机构
[1] Liverpool John Moores Univ, Sch Engn, Liverpool L3 3AF, Merseyside, England
来源
2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS | 2005年
关键词
D O I
10.1109/ISCAS.2005.1464822
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
As feature sizes are decreased to deep submicrometer dimensions, on-chip interconnect is best modelled as a distributed RLC line. However, unlike the RC model, such a model increases the complexity of interconnects crosstalk noise and its induced delay estimation, due to the line's non-monotonic characteristic. In this paper, we present a closed-form analytical delay calculation approach for distributed-coupled RLC interconnect lines that addresses the shortcomings of past RC and Lumped RLC interconnect models, significantly improving their accuracy for deep sub-micron (DSM) designs.
引用
收藏
页码:1254 / 1257
页数:4
相关论文
共 13 条
[1]  
BANERJEE K, 2002, IEEE T COMPUTER AIDE, V21
[2]  
COULIBALY L, 2004, 47 IEEE INT MIDW S C, pI457
[3]   Compact distributed RLC interconnect models - Part I: Single line transient, time delay, and overshoot expressions [J].
Davis, JA ;
Meindl, JD .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2000, 47 (11) :2068-2077
[4]   Compact distributed RLC interconnect models - Part II: Coupled line transient expressions and peak crosstalk in multilevel networks [J].
Davis, JA ;
Meindl, JD .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2000, 47 (11) :2078-2087
[5]   When are transmission-line effects important for on-chip interconnections? [J].
Deutsch, A ;
Kopcsay, GV ;
Restle, PJ ;
Smith, HH ;
Katopis, G ;
Becker, WD ;
Coteus, PW ;
Surovic, CW ;
Rubin, BJ ;
Dunne, RP ;
Gallo, T ;
Jenkins, KA ;
Terman, LM ;
Dennard, RH ;
SaiHalasz, GA ;
Krauter, BL ;
Knebel, DR .
IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 1997, 45 (10) :1836-1846
[7]   The Elmore delay as a bound for RC trees with generalized input signals [J].
Gupta, R ;
Tutuianu, B ;
Pileggi, LT .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1997, 16 (01) :95-104
[8]  
Ismail Y. I., 1999, Proceedings 1999 Design Automation Conference (Cat. No. 99CH36361), P715, DOI 10.1109/DAC.1999.782048
[9]  
KAHNG AB, 1997, P ACM IEEE INT C COM, P30
[10]   ASYMPTOTIC WAVE-FORM EVALUATION FOR TIMING ANALYSIS [J].
PILLAGE, LT ;
ROHRER, RA .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1990, 9 (04) :352-366