Rigorous Electrical Modeling of Through Silicon Vias (TSVs) with MOS Capacitance Effects

被引:76
|
作者
Bandyopadhyay, Tapobrata [1 ]
Han, Ki Jin [2 ]
Chung, Daehyun [3 ]
Chatterjee, Ritwik [4 ]
Swaminathan, Madhavan [5 ]
Tummala, Rao [1 ]
机构
[1] Georgia Inst Technol, Microsyst Packaging Res Ctr, Atlanta, GA 30332 USA
[2] IBM TJ Watson Res Ctr, Yorktown Hts, NY 10598 USA
[3] NVIDIA Corp, Santa Clara, CA 95050 USA
[4] McGarry Bair PC, Grand Rapids, MI 49503 USA
[5] Georgia Inst Technol, Sch Elect & Comp Engn, Atlanta, GA 30332 USA
关键词
3-D integration; interconnection modeling; parametric study; power distribution network; through silicon via; variable capacitance; THROUGH-WAFER INTERCONNECTS; OPPORTUNITIES; PERFORMANCE; TECHNOLOGY; IMPACT;
D O I
10.1109/TCPMT.2011.2120607
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
3-D integration of microelectronic systems reduces the interconnect length, wiring delay, and system size, while enhancing functionality by heterogeneous integration. Through silicon via (TSV) is a key building block for high-performance 3-D systems. This paper presents an accurate electrical modeling of TSVs considering metal-oxide-semiconductor (MOS) capacitance effects. The model is correlated with measurement results for validation. Parametric analysis of TSV capacitance is performed on several physical and material parameters. Design guidelines are proposed for TSVs used in signal and power distribution networks as well as for TSVs as variable capacitors. A 3-D power distribution network is simulated to show the effect and importance of the voltage-dependent TSV MOS capacitance.
引用
收藏
页码:893 / 903
页数:11
相关论文
共 50 条
  • [31] Design of experiment (DoE) study on effects of various geometric parameters on copper diffusion in through silicon vias (TSVs)
    Zhang, Shawn X.
    Lee, S. W. Ricky
    ICEPT: 2007 8TH INTERNATIONAL CONFERENCE ON ELECTRONICS PACKAGING TECHNOLOGY, PROCEEDINGS, 2007, : 32 - +
  • [32] Modeling and Characterization of Polymer-embedded Through-Silicon Vias (TSVs) in 3-D Integrated Circuits
    Qu, Chenbing
    Zhu, Zhangming
    Yang, Yintang
    Ding, Ruixue
    Liu, Xiaoxian
    Lu, Qijun
    Yin, Xiangkun
    2017 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM (EDAPS), 2017,
  • [33] Capacitance Expressions and Electrical Characterization of Tapered Through-Silicon Vias for 3-D ICs
    Su, Jinrong
    Wang, Fang
    Zhang, Wenmei
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2015, 5 (10): : 1488 - 1496
  • [34] An Analytical Capacitance Model for Through-Silicon Vias in Floating Silicon Substrate
    Weerasekera, Roshan
    Katti, Guruprasad
    Dutta, Rahul
    Zhang, Songbai
    Chang, Ka Fai
    Zhou, Jun
    Bhattacharya, Surya
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2016, 63 (03) : 1182 - 1188
  • [35] Quantitative Evaluation Method for Etch Sidewall Profile of Through-Silicon Vias (TSVs)
    Son, Seung-Nam
    Hong, Sang Jeen
    ETRI JOURNAL, 2014, 36 (04) : 616 - 623
  • [36] A Model of Air-Gap Through-Silicon Vias (TSVs) for Microwave Applications
    Liu, Xiaoxian
    Zhu, Zhangming
    Yang, Yintang
    Ding, Ruixue
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2015, 25 (08) : 493 - 495
  • [37] Low capacitance and highly reliable blind through-silicon-vias(TSVs) with vacuum-assisted spin coating of polyimide dielectric liners
    YAN YangYang
    XIONG Miao
    LIU Bin
    DING YingTao
    CHEN ZhiMing
    Science China(Technological Sciences), 2016, (10) : 1581 - 1590
  • [38] Impact of polyimide liner on high-aspect-ratio through-silicon-vias (TSVs): electrical characteristics and copper protrusion
    Shiwei Wang
    Yangyang Yan
    Zhiqiang Cheng
    Zhiming Chen
    Yingtao Ding
    Microsystem Technologies, 2017, 23 : 3757 - 3764
  • [39] Low capacitance and highly reliable blind through-silicon-vias (TSVs) with vacuum-assisted spin coating of polyimide dielectric liners
    YangYang Yan
    Miao Xiong
    Bin Liu
    YingTao Ding
    ZhiMing Chen
    Science China Technological Sciences, 2016, 59 : 1581 - 1590
  • [40] Impact of polyimide liner on high-aspect-ratio through-silicon-vias (TSVs): electrical characteristics and copper protrusion
    Wang, Shiwei
    Yan, Yangyang
    Cheng, Zhiqiang
    Chen, Zhiming
    Ding, Yingtao
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2017, 23 (08): : 3757 - 3764