Full-chip analysis of leakage power under process variations, including spatial correlations

被引:121
作者
Chang, H [1 ]
Sapatnekar, SS [1 ]
机构
[1] Univ Minnesota, Dept Comp Sci & Engn, Minneapolis, MN 55455 USA
来源
42ND DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2005 | 2005年
关键词
algorithm; design; performance; reliability;
D O I
10.1109/DAC.2005.193865
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we present a method for analyzing the leakage current, and hence the leakage power, of a circuit under process parameter variations that can include spatial correlations due to intra-chip variation. A lognormal distribution is used to approximate the leakage current of each gate and the total chip leakage is determined by summing up the lognormals. In this work, Both subthreshold leakage and gate tunneling leakage are considered. The proposed method is shown to be effective in predicting the CDF/PDF of the total chip leakage. The average errors for mean and sigma values are -1.3% and -4.1%.
引用
收藏
页码:523 / 528
页数:6
相关论文
共 15 条
[1]  
ABUDAYYA AA, 1994, VTC 1994 - 1994 IEEE 44TH VEHICULAR TECHNOLOGY CONFERENCE, VOLS 1-3, P175, DOI 10.1109/VETEC.1994.345143
[2]  
[Anonymous], INT TECHN ROADM SEM
[3]  
BOWMAN KA, 2001, IEEE T ELECTRON DEV, P1800
[4]  
Chang HL, 2003, ICCAD-2003: IEEE/ACM DIGEST OF TECHNICAL PAPERS, P621
[5]   Standby power optimization via transistor sizing and dual threshold voltage assignment [J].
Ketkar, M ;
Sapatnekar, SS .
IEEE/ACM INTERNATIONAL CONFERENCE ON CAD-02, DIGEST OF TECHNICAL PAPERS, 2002, :375-378
[6]  
Lee D, 2003, DES AUT CON, P175
[7]  
Mukhopadhyay S, 2003, ISLPED'03: PROCEEDINGS OF THE 2003 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, P172
[8]  
Narendra S, 2002, ISLPED'02: PROCEEDINGS OF THE 2002 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, P19, DOI 10.1109/LPE.2002.1029505
[9]  
NASSIF S, 2000, IEEE INT SOL STAT CI, P368
[10]  
RAO R, 2003, INT S LOW POW EL DES, P19