Chip scale package (CSP) solder joint reliability and modeling

被引:3
作者
Amagai, M [1 ]
机构
[1] Texas Instruments Japan, New Package Dev Dept, Hiji, Oita 87915, Japan
来源
2ND 1998 IEMT/IMC SYMPOSIUM | 1998年
关键词
D O I
10.1109/IEMTIM.1998.704625
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
A viscoplastic constitutive model was used to analyze the thermally induced plastic and creep deformation and low cycle fatigue behavior of the solder joints in Chip Scale Packages (CSP) mounted on Printed Circuit Boards (PCB). The time-dependent and time-independent viscoplastic strain rate and plastic hardening work factors of solder material were used in 2-D plane strain finite element models. The viscoplastic strain rate data was fitted to the viscoplastic flow equation. The plastic hardening factors were considered in the evolution equation. Finite element models, incorporating the viscoplastic flow and evolution equations, were verified by temperature cycling tests on assembled CSPs. The effect of the cyclic frequency, dwell time, and temperature ramp rate on the response of the viscoplastic deformation was studied for a tapeless Lead-on-Chip (LOC) CSP and a flexible substrate CSP, The ramp rate significantly affects the equivalent stress range in solder joints while a dwell time in excess of 10 minutes per half cycle does not result in increased strain range, The failure data from the experiments was fitted to the Weibull failure distribution and the Weibull parameters were extracted. After satisfactory correlation between the experiment and the model was observed, the effect of material properties and package design variables on the fatigue life of solder joints in CSPs was investigated and the primary factors affecting solder fatigue life were subsequently presented. Furthermore, a simplified model was proposed to predict the solder fatigue life in CSPs.
引用
收藏
页码:216 / 223
页数:8
相关论文
empty
未找到相关数据