Guaranteed Passive Parameterized Model Order Reduction of the Partial Element Equivalent Circuit (PEEC) Method

被引:30
作者
Ferranti, Francesco [1 ]
Antonini, Giulio [2 ]
Dhaene, Tom [1 ]
Knockaert, Luc [1 ]
机构
[1] Univ Ghent, Inst Broadband Technol, Dept Informat Technol, B-9000 Ghent, Belgium
[2] Univ Aquila, Dept Elect Engn, Electromagnet Compatibil Lab, I-67040 Laquila, Italy
关键词
Interpolation; parameterized model order reduction (PMOR); partial element equivalent circuit method (PEEC); passivity; WAVE-FORM EVALUATION; TIME-DOMAIN; ALGORITHM; APPROXIMATION; SIMULATION;
D O I
10.1109/TEMC.2010.2051949
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The decrease of IC feature size and the increase of operating frequencies require 3-D electromagnetic methods, such as the partial element equivalent circuit (PEEC) method, for the analysis and design of high-speed circuits. Very large systems of equations are often produced by 3-D electromagnetic methods. During the circuit synthesis of large-scale digital or analog applications, it is important to predict the response of the system under study as a function of design parameters, such as geometrical and substrate features, in addition to frequency (or time). Parameterized model order reduction (PMOR) methods become necessary to reduce large systems of equations with respect to frequency and other design parameters. We propose an innovative PMOR technique applicable to PEEC analysis, which combines traditional passivity-preserving model order reduction methods and positive interpolation schemes. It is able to provide parametric reduced-order models, stable, and passive by construction over a user-defined range of design parameter values. Numerical examples validate the proposed approach.
引用
收藏
页码:974 / 984
页数:11
相关论文
共 46 条
  • [1] Passive interconnect reduction algorithm for distributed/measured networks
    Achar, R
    Gunupudi, PK
    Nakhla, M
    Chiprout, E
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2000, 47 (04) : 287 - 301
  • [2] Simulation of high-speed interconnects
    Achar, R
    Nakhla, MS
    [J]. PROCEEDINGS OF THE IEEE, 2001, 89 (05) : 693 - 728
  • [3] Simultaneous interpolation and approximation by a class of multivariate positive operators
    Allasia, G
    [J]. NUMERICAL ALGORITHMS, 2003, 34 (2-4) : 147 - 158
  • [4] Anderson B. D. O., 1973, Network Analysis and Synthesis: A Modern Systems Approach
  • [5] A wavelet-based time-domain solution for PEEC circuits
    Antonini, G
    Orlandi, A
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-FUNDAMENTAL THEORY AND APPLICATIONS, 2000, 47 (11): : 1634 - 1639
  • [6] The Quickhull algorithm for convex hulls
    Barber, CB
    Dobkin, DP
    Huhdanpaa, H
    [J]. ACM TRANSACTIONS ON MATHEMATICAL SOFTWARE, 1996, 22 (04): : 469 - 483
  • [7] Boyd S., 1994, LINEAR MATRIX INEQUA
  • [8] CHENEY EW, 1986, NSF REGIONAL C SERIE, V51
  • [9] Passive constrained rational approximation algorithm using Nevanlinna-pick interpolation
    Coelho, CP
    Phillips, JR
    Silveira, LM
    [J]. DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, 2002 PROCEEDINGS, 2002, : 923 - 930
  • [10] A method for reduced-order modeling and simulation of large interconnect circuits and its application to PEEC models with retardation
    Cullum, J
    Ruehli, A
    Zhang, T
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2000, 47 (04) : 261 - 273