Low power and high speed multiplier design with row bypassing and parallel architecture

被引:20
|
作者
Kuo, Ko-Chi [1 ]
Chou, Chi-Wen [1 ]
机构
[1] Natl Sun Yat Sen Univ, Dept Comp Sci & Engn, Kaohsiung, Taiwan
关键词
Low power; Bypassing multiplier; Parallel architecture; Ripple carry array; HIGH-PERFORMANCE; REDUCTION;
D O I
10.1016/j.mejo.2010.06.009
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a low power and high speed row bypassing multiplier. The primary power reductions are obtained by tuning off MOS components through multiplexers when the operands of multiplier are zero. Analysis of the conventional DSP applications shows that the average of zero input of operand in multiplier is 73.8 percent. Therefore, significant power consumption can be reduced by the proposed bypassing multiplier. The proposed multiplier adopts ripple-carry adder with fewer additional hardware components. In addition, the proposed bypassing architecture can enhance operating speed by the additional parallel architecture to shorten the delay time of the proposed multiplier. Both unsigned and signed operands of multiplier are developed. Post-layout simulations are performed with standard TSMC 0.18 mu m CMOS technology and 1.8 V supply voltage by Cadence Spectre simulation tools. Simulation results show that the proposed design can reduce power consumption and operating speed compared to those of counterparts. For a 16 x 16 multiplier, the proposed design achieves 17 and 36 percent reduction in power consumption and delay, respectively, at the cost of 20 percent increase of chip area in comparison with those of conventional array multipliers. In addition, the proposed design achieves averages of 11 and 38 percent reduction in power consumption and delay with 46 percent less chip area in comparison with those counterparts for both unsigned and signed multipliers. The proposed design is suitable for low power and high speed arithmetic applications. (C) 2010 Elsevier Ltd. All rights reserved.
引用
收藏
页码:639 / 650
页数:12
相关论文
共 50 条
  • [1] Design of low power fixed-width multiplier with row bypassing
    Balamurugan, S.
    Ghosh, Sneha
    Atul
    Balakumaran, S.
    Marimuthu, R.
    Mallick, P. S.
    IEICE ELECTRONICS EXPRESS, 2012, 9 (20): : 1568 - 1575
  • [2] Design and Implementation of Complex Multiplier with Low Power and High Speed
    Duy Manh Thi Nguyen
    Pham Minh Man Nguyen
    Hieu-Truong Ngo
    Minh-Son Nguyen
    2021 15TH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING AND APPLICATIONS (ACOMP 2021), 2021, : 215 - 219
  • [3] Low-Power and Area-Efficient Parallel Multiplier Design Using Two-Dimensional Bypassing
    Kumar, Pankaj
    Sharma, Rajender Kumar
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2017, 26 (02)
  • [4] Low power multiplier with bypassing and tree strucuture
    Kuo, Ko-Chi
    Chou, Chi-Wen
    2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 602 - +
  • [5] Design of high speed and low power multiplier using dual-mode square adder
    Lakshmi, B. Jaya
    Reddy, R. Ramana
    Darimireddy, Naresh K.
    INTERNATIONAL JOURNAL OF SIGNAL AND IMAGING SYSTEMS ENGINEERING, 2023, 12 (04) : 167 - 177
  • [6] Design of an Improved Low-Power and High-Speed Booth Multiplier
    Ahsan Rafiq
    Shabbir Majeed Chaudhry
    Circuits, Systems, and Signal Processing, 2021, 40 : 5500 - 5532
  • [7] Design of an Improved Low-Power and High-Speed Booth Multiplier
    Rafiq, Ahsan
    Chaudhry, Shabbir Majeed
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2021, 40 (11) : 5500 - 5532
  • [8] A low-power multiplier with bypassing logic and operand decomposition
    Kuo, Ko-Chi
    Chou, Chi-Wen
    IMECS 2006: INTERNATIONAL MULTICONFERENCE OF ENGINEERS AND COMPUTER SCIENTISTS, 2006, : 217 - +
  • [9] Low power multipliers using enhenced row bypassing schemes
    Hwang, Yin-Tsung
    Lin, Jin-Fa
    Sheu, Ming-Hwa
    Sheu, Chia-Jen
    2007 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS, VOLS 1 AND 2, 2007, : 136 - +
  • [10] Design of high-speed RCA based 2-D bypassing multiplier for fir filter
    Krishnan, Thiruvenkadam
    Saravanan, S.
    Pillai, Anjali S.
    Anguraj, Parthibaraj
    MATERIALS TODAY-PROCEEDINGS, 2020, 33 : 3692 - 3696