共 50 条
- [1] Design of low power fixed-width multiplier with row bypassing IEICE ELECTRONICS EXPRESS, 2012, 9 (20): : 1568 - 1575
- [2] Design and Implementation of Complex Multiplier with Low Power and High Speed 2021 15TH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING AND APPLICATIONS (ACOMP 2021), 2021, : 215 - 219
- [4] Low power multiplier with bypassing and tree strucuture 2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 602 - +
- [6] Design of an Improved Low-Power and High-Speed Booth Multiplier Circuits, Systems, and Signal Processing, 2021, 40 : 5500 - 5532
- [8] A low-power multiplier with bypassing logic and operand decomposition IMECS 2006: INTERNATIONAL MULTICONFERENCE OF ENGINEERS AND COMPUTER SCIENTISTS, 2006, : 217 - +
- [9] Low power multipliers using enhenced row bypassing schemes 2007 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS, VOLS 1 AND 2, 2007, : 136 - +