Low power and high speed multiplier design with row bypassing and parallel architecture

被引:21
作者
Kuo, Ko-Chi [1 ]
Chou, Chi-Wen [1 ]
机构
[1] Natl Sun Yat Sen Univ, Dept Comp Sci & Engn, Kaohsiung, Taiwan
关键词
Low power; Bypassing multiplier; Parallel architecture; Ripple carry array; HIGH-PERFORMANCE; REDUCTION;
D O I
10.1016/j.mejo.2010.06.009
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a low power and high speed row bypassing multiplier. The primary power reductions are obtained by tuning off MOS components through multiplexers when the operands of multiplier are zero. Analysis of the conventional DSP applications shows that the average of zero input of operand in multiplier is 73.8 percent. Therefore, significant power consumption can be reduced by the proposed bypassing multiplier. The proposed multiplier adopts ripple-carry adder with fewer additional hardware components. In addition, the proposed bypassing architecture can enhance operating speed by the additional parallel architecture to shorten the delay time of the proposed multiplier. Both unsigned and signed operands of multiplier are developed. Post-layout simulations are performed with standard TSMC 0.18 mu m CMOS technology and 1.8 V supply voltage by Cadence Spectre simulation tools. Simulation results show that the proposed design can reduce power consumption and operating speed compared to those of counterparts. For a 16 x 16 multiplier, the proposed design achieves 17 and 36 percent reduction in power consumption and delay, respectively, at the cost of 20 percent increase of chip area in comparison with those of conventional array multipliers. In addition, the proposed design achieves averages of 11 and 38 percent reduction in power consumption and delay with 46 percent less chip area in comparison with those counterparts for both unsigned and signed multipliers. The proposed design is suitable for low power and high speed arithmetic applications. (C) 2010 Elsevier Ltd. All rights reserved.
引用
收藏
页码:639 / 650
页数:12
相关论文
共 27 条
[1]   Low power multipliers based on new hybrid full adders [J].
Abid, Z. ;
El-Razouk, H. ;
El-Dib, D. A. .
MICROELECTRONICS JOURNAL, 2008, 39 (12) :1509-1515
[2]  
AbuShama E, 1996, PROCEEDINGS OF THE 39TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I-III, P53, DOI 10.1109/MWSCAS.1996.594026
[3]   LOW-POWER CMOS DIGITAL DESIGN [J].
CHANDRAKASAN, AP ;
SHENG, S ;
BRODERSEN, RW .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (04) :473-484
[4]  
Chen LH, 2005, IEEE INT SYMP CIRC S, P6118
[5]   Minimization of switching activities of partial products for designing low-power multipliers [J].
Chen, OTC ;
Wang, S ;
Wu, YW .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2003, 11 (03) :418-433
[6]   A micropower low-voltage multiplier with reduced spurious switching [J].
Chong, KS ;
Gwee, BH ;
Chang, JS .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2005, 13 (02) :255-265
[7]   A novel architecture for low-power design of parallel multipliers [J].
Fayed, AA ;
Bayoumi, MA .
IEEE COMPUTER SOCIETY WORKSHOP ON VLSI 2001, PROCEEDINGS, 2001, :149-154
[8]   A low-power array multiplier using separated multiplication technique [J].
Han, CY ;
Park, HJ ;
Kim, LS .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2001, 48 (09) :866-871
[9]  
Honarmand N, 2006, IEEE INT SYMP CIRC S, P2709
[10]  
HONG S, 1999, P 12 ANN IEEE INT AS, P286