Using signed digit arithmetic for low-power multiplication

被引:7
作者
Crookes, D. [1 ]
Jiang, M. [1 ]
机构
[1] Queens Univ Belfast, Sch Elect Engn Elect & Comp Sci, Inst Elect Commun & Informat Technol, Belfast BT3 9DT, Antrim, North Ireland
关键词
D O I
10.1049/el:20070761
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Hardware implementations of arithmetic operators using signed digit arithmetic have lost some of their earlier popularity. However, SD is revisited and used to realise an efficient radix-16 generic multiplier, which has particular potential for low-power implementation. The SD multiplier algorithm reduces the number of partial products to as much as 1/4, and in initial tests reduces the estimated power consumption to only about 50% of that of the Booth multiplier. It is different from other previous high-radix methods in that it employs a novel method to generate its partial products with zero arithmetic logic.
引用
收藏
页码:613 / 614
页数:2
相关论文
共 7 条
  • [1] Technology scaling effects on multipliers
    Al-Twaijry, HA
    Flynn, MJ
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 1998, 47 (11) : 1201 - 1215
  • [2] A SIGNED BINARY MULTIPLICATION TECHNIQUE
    BOOTH, AD
    [J]. QUARTERLY JOURNAL OF MECHANICS AND APPLIED MATHEMATICS, 1951, 4 (02) : 236 - 240
  • [3] ERCEGOVAC MD, 1987, IEEE T COMPUT, V36, P895, DOI 10.1109/TC.1987.1676986
  • [4] Kim Y, 2001, IEEE J SOLID-ST CIRC, V36, P1538, DOI 10.1109/4.953482
  • [5] LIU Y, 2004, P ISLPED 04 NEWP BEA
  • [6] Parhami B., 2010, Computer Arithmetic, V20
  • [7] Secondary radix recodings for higher radix multipliers
    Seidel, PM
    McFearin, LD
    Matula, DW
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 2005, 54 (02) : 111 - 123