Test Infrastructure Development and Test Scheduling of 3D-Stacked ICs Under Resource and Power Constraints

被引:2
|
作者
Karmakar, Rajit [1 ]
Agarwal, Aditya [1 ]
Chattopadhyay, Santanu [1 ]
机构
[1] Indian Inst Technol, Dept Elect & Elect Comm Engn, Kharagpur 721302, W Bengal, India
关键词
3D-SIC; TSV; Power-constraint test scheduling; 3D-bin packing; Particle Swarm Optimization; TEST-ARCHITECTURE; OPTIMIZATION;
D O I
10.1109/ATS.2015.20
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a test infrastructure development and test scheduling strategy for 3D-SICs under resource (test pins and TSVs) and power constraints. Depending upon the various scheduling restrictions, two test scheduling strategies have been proposed with an objective to minimize the overall test time (TT) of the stack. A step-by-step approach deals with the individual dies separately and develops power-restricted test schedules for each die and finally decides test concurrency between the dies satisfying the resources and power limits of the stack. Particle Swarm Optimization (PSO) based meta search technique has been used to select the resource allocation and power distribution to individual dies and also their internal test schedules. Incorporation of PSO in two stages of optimization produces a notable reduction in the overall test time of the SIC. Another integrated approach uses PSO to generate power-constrained test schedule of the entire SIC in a single optimization step. Integrated approach produces better results than the step-by-step approach because of its higher flexibility with lesser restrictions. User may select any of the scheduling strategies depending upon the scheduling criteria.
引用
收藏
页码:73 / 78
页数:6
相关论文
共 50 条
  • [1] Power Constraints Test Scheduling of 3D Stacked ICs
    Roy, Surajit Kumar
    Sengupta, Joy Sankar
    Giri, Chandan
    Rahaman, Hafizur
    2013 8TH INTERNATIONAL DESIGN AND TEST SYMPOSIUM (IDT), 2013,
  • [2] Test-Cost Optimization and Test-Flow Selection for 3D-Stacked ICs
    Agrawal, Mukesh
    Chakrabarty, Krishnendu
    2013 IEEE 31ST VLSI TEST SYMPOSIUM (VTS), 2013,
  • [3] Optimization scheme for mid-bond test time on 3D-stacked ICs
    Chang, Hao
    Liang, Hua-Guo
    Jiang, Cui-Yun
    Ouyang, Yi-Ming
    Xu, Hui
    Tien Tzu Hsueh Pao/Acta Electronica Sinica, 2015, 43 (02): : 393 - 398
  • [4] A Distributed, Reconfigurable, and Reusable BIST Infrastructure for 3D-Stacked ICs
    Agrawal, Mukesh
    Chakrabarty, Krishnendu
    Eklow, Bill
    2014 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2014,
  • [5] RedSOCs-3D: Thermal-safe Test Scheduling for 3D-Stacked SOC
    Hussin, Fawnizu Azmadi
    Yu, Thomas Edison Chua
    Yoneda, Tomokazu
    Fujiwara, Hideo
    PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS), 2010, : 264 - 267
  • [6] Efficient Test Scheduling for Reusable BIST in 3D Stacked ICs
    Mohan, Navya
    Krishnan, Maya
    Rai, Sudhir Kumar
    MathuMeitha, M.
    Sivakalyan, S.
    2017 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATIONS AND INFORMATICS (ICACCI), 2017, : 1349 - 1355
  • [7] A DLL-Based Test Solution for Through Silicon Via (TSV) in 3D-Stacked ICs
    Rashidzadeh, Rashid
    Jedari, Esrafil
    Supon, Tareq Muhammad
    Mashkovtsev, Vladimir
    2015 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2015,
  • [8] Optimal Test Scheduling of Stacked Circuits Under Various Hardware and Power Constraints
    Millican, Spencer K.
    Saluja, Kewal K.
    2015 28TH INTERNATIONAL CONFERENCE ON VLSI DESIGN (VLSID), 2015, : 487 - 492
  • [9] On Effective TSV Repair for 3D-Stacked ICs
    Jiang, Li
    Xu, Qiang
    Eklow, Bill
    DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2012), 2012, : 793 - 798
  • [10] Temperature-Gradient Based Test Scheduling for 3D Stacked ICs
    Aghaee, Nima
    Peng, Zebo
    Eles, Petru
    2013 IEEE 20TH INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS (ICECS), 2013, : 405 - 408