A Low-Power Radix-4 Viterbi Decoder Based on DCVSPG Pulsed Latch with Sharing Technique

被引:0
作者
Lee, Xin-Ru [1 ]
Chang, Hsie-Chia
Lee, Chen-Yi
机构
[1] Natl Chiao Tung Univ, Dept Elect Engn, Hsinchu, Taiwan
来源
PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS) | 2010年
关键词
pulsed latch; DCVSPG; Viterbi decoder; IMPLEMENTATION; PERFORMANCE; DESIGN;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
With a Viterbi decoder, the bit error probability of a communication system can be reduced. However, the power consumption of exploiting Viterbi decoder is an overhead to systems. In the Viterbi decoder, the survivor memory unit (SMU) is the most power critical due to data exchanging. A low-power radix-4 Viterbi decoder based on a differential cascode voltage switch with pass gate (DCVSPG) pulsed latch with sharing technique is proposed to process two bits concurrently. The dynamic power of SMU is reduced by the sharing technique. Moreover, the smaller clock loading also leads to power-efficient characteristic. Based on UMC 90nm process, the simulation results show the proposed Viterbi decoder with sharing technique could achieve better power scheme with energy efficiency 0.128 nJ/bit at 0.9V.
引用
收藏
页码:1203 / 1206
页数:4
相关论文
共 9 条
[1]  
Ishitani T., 1987, IEEE J SOLID STA AUG, P575
[2]   NOVEL VITERBI DECODER VLSI IMPLEMENTATION AND ITS PERFORMANCE [J].
KUBOTA, S ;
KATO, S ;
ISHITANI, T .
IEEE TRANSACTIONS ON COMMUNICATIONS, 1993, 41 (08) :1170-1178
[3]   Design and implementation of differential cascode voltage switch with pass-gate (DCVSPG) logic for high-performance digital systems [J].
Lai, FS ;
Hwang, W .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (04) :563-573
[4]  
Lin C. C., 2005, DESIGN, V52, P1148
[5]  
Lin D. J., 2007, THESIS NAT CHIAO TUN
[6]   Low-power register-exchange survivor memory architectures for Viterbi decoders [J].
Shieh, M. -D. ;
Wang, T. -P. ;
Yang, D. -W. .
IET CIRCUITS DEVICES & SYSTEMS, 2009, 3 (02) :83-90
[7]   Low-power state-parallel relaxed adaptive Viterbi decoder [J].
Sun, Fei ;
Zhang, Tong .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2007, 54 (05) :1060-1068
[8]  
Tang Y. C., 2009, VLSI DES AUT TEST VL
[9]  
Yeung A. K., 1995, IEEE INT SOL STAT CI, p88V89