Hydra: An Accelerator for Real-Time Edge-Aware Permeability Filtering in 65nm CMOS

被引:0
作者
Eggimann, M. [1 ]
Gloor, C. [1 ]
Scheidegger, F. [1 ]
Cavigelli, L. [1 ]
Schaffner, M. [1 ]
Smolic, A. [2 ]
Benini, L. [1 ]
机构
[1] Swiss Fed Inst Technol, Integrated Syst Lab IIS, Zurich, Switzerland
[2] Trinity Coll Dublin, Dublin, Ireland
来源
2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS) | 2018年
关键词
IMAGE;
D O I
10.1109/ISCAS.2018.8351051
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Many modern video processing pipelines rely on edge-aware (EA) filtering methods. However, recent high-quality methods are challenging to run in real-time on embedded hardware due to their computational load. To this end, we propose an area-efficient and real-time capable hardware implementation of a high quality EA method. In particular, we focus on the recently proposed permeability filter (PF) that delivers promising quality and performance in the domains of high dynamic range (HDR) tone mapping, disparity and optical flow estimation. We present an efficient hardware accelerator that implements a tiled variant of the PF with low on-chip memory requirements and a significantly reduced external memory bandwidth (6.4 x w.r.t. the non-tiled PF). The design has been taped out in 65nm CMOS technology, is able to filter 720p grayscale video at 24:8 Hz and achieves a high compute density of 6:7GFLOPS=mm(2) (12 x higher than embedded GPUs when scaled to the same technology node). The low area and bandwidth requirements make the accelerator highly suitable for integration into systems-on-chip (SoCs) where silicon area budget is constrained and external memory is typically a heavily contended resource.
引用
收藏
页数:5
相关论文
共 18 条
  • [11] Milanfar P., 2013, IEEE SPM
  • [12] Local Laplacian Filters: Edge-aware Image Processing with a Laplacian Pyramid
    Paris, Sylvain
    Hasinoff, Samuel W.
    Kautz, Jan
    [J]. ACM TRANSACTIONS ON GRAPHICS, 2011, 30 (04):
  • [13] SCALE-SPACE AND EDGE-DETECTION USING ANISOTROPIC DIFFUSION
    PERONA, P
    MALIK, J
    [J]. IEEE TRANSACTIONS ON PATTERN ANALYSIS AND MACHINE INTELLIGENCE, 1990, 12 (07) : 629 - 639
  • [14] Porikli F., 2008, 2008 IEEE C COMP VIS, DOI [10.1109/CVPR.2008.4587843, DOI 10.1109/CVPR.2008.4587843]
  • [15] Schaffner M., 2017, IEEE TIP
  • [16] Skende A, 2016, IEEE HOT CHIP SYMP, DOI 10.1109/HOTCHIPS.2016.7936207
  • [17] Bilateral filtering for gray and color images
    Tomasi, C
    Manduchi, R
    [J]. SIXTH INTERNATIONAL CONFERENCE ON COMPUTER VISION, 1998, : 839 - 846
  • [18] A 124 Mpixels/s VLSI Design for Histogram-Based Joint Bilateral Filtering
    Tseng, Yu-Cheng
    Hsu, Po-Hsiung
    Chang, Tian-Sheuan
    [J]. IEEE TRANSACTIONS ON IMAGE PROCESSING, 2011, 20 (11) : 3231 - 3241