Design and VLSI Implementation of New Hardware Architectures for Image Filtering

被引:0
|
作者
Azizabadi, Mohsen [1 ]
Behrad, Alireza [1 ]
机构
[1] Shahed Univ, Fac Engn, Tehran, Iran
来源
2013 8TH IRANIAN CONFERENCE ON MACHINE VISION & IMAGE PROCESSING (MVIP 2013) | 2013年
关键词
Gaussian filter; Median filter; Weighted Median filter; hardware architecture; ASIC implementation; Real-time processing;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Nowadays, hardware implementation of image and video processing algorithms is highly attractive. Needing to realtime processing makes hardware implementation of these algorithms inevitable. In most of image and video processing algorithms, pre-processing filters are the first and most important stage of the algorithm. In this paper, we propose new hardware architectures for the implementation of image filters including Gaussian, median and weighted median filters. The proposed architectures aim to optimize the filter implementation for speed and gate usage. The proposed architectures are implemented and synthesized in ASIC with 65nm technology and different specification of the implementation such as maximum clock frequency and IC area are reported.
引用
收藏
页码:110 / 115
页数:6
相关论文
共 50 条
  • [1] Hardware implementation of PQF based on VLSI design
    Guan, H
    Dong, ZW
    5TH INTERNATIONAL SYMPOSIUM ON BROADCASTING TECHNOLOGY, PROCEEDINGS (ISBT'97, BEIJING), 1997, : 337 - 343
  • [2] Hardware implementation of genetic algorithms for VLSI design
    Koonar, G
    Areibi, S
    Moussa, MA
    COMPUTER APPLICATIONS IN INDUSTRY AND ENGINEERING, 2002, : 197 - 200
  • [3] ARCHITECTURES FOR MULTIPLIERLESS FAST FOURIER-TRANSFORM HARDWARE IMPLEMENTATION IN VLSI
    PERERA, WA
    IEEE TRANSACTIONS ON ACOUSTICS SPEECH AND SIGNAL PROCESSING, 1987, 35 (12): : 1750 - 1760
  • [4] Pulsed Multi-Layered Image Filtering: A VLSI Implementation
    Mayr, Christian
    Eisenreich, Holger
    Henker, Stephan
    Schueffny, Rene
    PROCEEDINGS OF WORLD ACADEMY OF SCIENCE, ENGINEERING AND TECHNOLOGY, VOL 15, 2006, 15 : 228 - 233
  • [5] VLSI ARCHITECTURES FOR IMAGE TRANSFORMATION
    CHENG, HD
    TANG, YY
    SUEN, CY
    IEEE TRANSACTIONS ON SYSTEMS MAN AND CYBERNETICS, 1991, 21 (02): : 409 - 413
  • [6] Exploring NLMS and IPNLMS Adaptive Filtering VLSI Hardware Architectures for Robust EEG Signal Artifacts Elimination
    La Rosa, Andrei
    Ucker, Patricia
    Paim, Guilherme
    do Costa, Eduardo
    Almeida, Sergio
    Bampi, Sergio
    2020 27TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2020,
  • [7] VLSI architectures for median filtering with linear complexity
    Lu, EH
    Lee, JY
    Yang, YP
    1996 IEEE TENCON - DIGITAL SIGNAL PROCESSING APPLICATIONS PROCEEDINGS, VOLS 1 AND 2, 1996, : 358 - 362
  • [8] Hardware Design for VLSI Implementation of Acoustic Feedback Canceller in Hearing Aids
    Vasundhara
    Mohanty, Basant Kumar
    Panda, Ganapati
    Puhan, N. B.
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2018, 37 (04) : 1383 - 1406
  • [9] Hardware Design for VLSI Implementation of Acoustic Feedback Canceller in Hearing Aids
    Basant Kumar Vasundhara
    Ganapati Mohanty
    N. B. Panda
    Circuits, Systems, and Signal Processing, 2018, 37 : 1383 - 1406
  • [10] VLSI architectures for the implementation of the Wigner Distribution
    Zografos, D
    Karagianni, K
    Stouraitis, T
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL IV, PROCEEDINGS, 2002, : 882 - 885