Fault-Tolerant 3D Clock Network

被引:0
作者
Lung, Chiao-Ling [1 ,2 ]
Su, Yu-Shih [2 ]
Huang, Shih-Hsiu [1 ]
Shi, Yiyu [3 ]
Chang, Shih-Chieh [1 ]
机构
[1] Natl Tsing Hua Univ, Dept Comp Sci, Hsinchu 30013, Taiwan
[2] Ind Technol Res Inst, Hsinchu, Taiwan
[3] Missouri Univ Sci & Technol, Rolla, MO USA
来源
PROCEEDINGS OF THE 48TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC) | 2011年
关键词
Clock Network; Clock Tree Synthesis; 3D IC; Through-Silicon Via; Redundant Tree; Fault-tolerant;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Clock tree synthesis is one of the most important and challenging problems in 3D ICs. The clock signals have to be delivered by through-silicon vias (TSVs) to different tiers with minimum skew and latency. While there are a few related works in literature, none of them considers the reliability of TSVs. Accordingly, the failure of any TSV in the clock tree yields a bad chip. The naive solution using double-TSV can alleviate the problem. But the significant area overhead renders it less practical for large designs. In this paper, we propose a novel TSV fault-tolerant unit (TFU) that can provide tolerance against TSV failures in a 3D clock network. It makes use of the existing 2D redundant trees designed for pre-bond testing, and thus has minimum area overhead. Compared to the double TSV technique, the 3D clock network constructed by our TFUs can achieve 61% area reduction with 3.9% yield rate improvement on an industrial case. To the best of the authors' knowledge, this is the first practical work in literature that considers the fault tolerance of a 3D clock network.
引用
收藏
页码:645 / 651
页数:7
相关论文
共 25 条
[1]   On the skew-bounded minimum-buffer routing tree problem [J].
Albrecht, C ;
Kahng, AB ;
Liu, B ;
Mandoiu, II ;
Zelikovsky, AZ .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2003, 22 (07) :937-945
[2]  
[Anonymous], 2008, P 18 ACM GREAT LAK S
[3]   MATCHING-BASED METHODS FOR HIGH-PERFORMANCE CLOCK ROUTING [J].
CONG, J ;
KAHNG, AB ;
ROBINS, G .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1993, 12 (08) :1157-1169
[4]   Demystifying 3D ICs: The procs and cons of going vertical [J].
Davis, WR ;
Wilson, J ;
Mick, S ;
Xu, M ;
Hua, H ;
Mineo, C ;
Sule, AM ;
Steer, M ;
Franzon, PD .
IEEE DESIGN & TEST OF COMPUTERS, 2005, 22 (06) :498-510
[5]  
EDAHIRO M, 1994, ACM IEEE D, P375
[6]  
Hsieh AC, 2010, DES AUT TEST EUROPE, P166
[7]   Fast algorithms for slew-constrained minimum cost buffering [J].
Hu, Shiyan ;
Alpert, Charles J. ;
Hu, Jiang ;
Karandikar, Shrirang K. ;
Li, Zhuo ;
Shi, Weiping ;
Sze, C. N. .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2007, 26 (11) :2009-2022
[8]  
Kao YC, 2010, DES AUT CON, P729
[9]  
Kawano M., 2006, IEDM, P581, DOI [10.1109/IEDM.2006.346849, DOI 10.1109/IEDM.2006.346849]
[10]  
Kim TY, 2010, DES AUT CON, P723