Short-Channel Performance and Mobility Analysis of ⟨110⟩- and ⟨100⟩-Oriented Tri-Gate Nanowire MOSFETs with Raised Source/Drain Extensions

被引:32
|
作者
Saitoh, M. [1 ]
Nakabayashi, Y. [1 ]
Itokawa, H.
Murano, M.
Mizushima, I.
Uchida, K. [2 ]
Numata, T. [1 ]
机构
[1] Toshiba Co Ltd, Semicond Co, Corp R&D Ctr, Adv LSI Technol Lab,Isogo Ku, 8 Shinsugita Cho, Yokohama, Kanagawa 2358522, Japan
[2] Tokyo Inst Technol, Tokyo, Japan
来源
2010 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS | 2010年
关键词
D O I
10.1109/VLSIT.2010.5556214
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We successfully reduced the parasitic resistance of nanowire transistors (NW Tr.) by raised S/D extensions with thin spacers (<10nm). I-d variations are suppressed by spacer thinning and parasitic capacitance increase is minimal. By adopting < 100 > NW instead of < 110 > NW, I-on = 1mA/mu m for I-off = 100nA/mu m is achieved without stress techniques. Long-L mobility (mu) was systematically studied by separating top and side channel mu. mu of < 100 > nFETs and < 110 > pFETs (potentially-high mu) largely degrade due to side-surface roughness. Gate stress and interface traps affect mu of < 110 > nFETs and < 110 > pFETs, respectively.
引用
收藏
页码:169 / +
页数:2
相关论文
共 27 条
  • [21] Analog/RF Performance of sub-100 nm SOI MOSFETs with Non-Classical Gate-Source/Drain Underlap Channel Design
    Kranti, A.
    Rashmi
    Burignat, S.
    Raskin, J-P.
    Armstrong, G. A.
    2010 TOPICAL MEETING ON SILICON MONOLITHIC INTEGRATED CIRCUITS IN RF SYSTEMS, 2010, : 45 - +
  • [22] High performance sub-20-nm-channel-length extremely-thin body InAs-on-insulator Tri-gate MOSFETs with high short channel effect immunity and Vth tunability
    Kim, SangHyeon
    Yokoyama, M.
    Nakane, R.
    Ichikawa, O.
    Osada, T.
    Hata, M.
    Takenaka, M.
    Takagi, S.
    2013 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2013,
  • [23] Analytical subthreshold current and subthreshold swing models of short-channel dual-metal-gate (DMG) fully-depleted recessed-source/drain (Re-S/D) SOI MOSFETs
    Saramekala, Gopi Krishna
    Santra, Abirmoya
    Kumar, Mirgender
    Dubey, Sarvesh
    Jit, Satyabrata
    Tiwari, Pramod Kumar
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2014, 13 (02) : 467 - 476
  • [24] Analytical subthreshold current and subthreshold swing models of short-channel dual-metal-gate (DMG) fully-depleted recessed-source/drain (Re-S/D) SOI MOSFETs
    Gopi Krishna Saramekala
    Abirmoya Santra
    Mirgender Kumar
    Sarvesh Dubey
    Satyabrata Jit
    Pramod Kumar Tiwari
    Journal of Computational Electronics, 2014, 13 : 467 - 476
  • [25] Novel extended-Pi shaped silicon-germanium source/drain stressors for strain and performance enhancement in p-channel tri-gate fin-type field-effect transistor
    Tan, Kian-Ming
    Llow, Tsung-Yang
    Lee, Rinus T. P.
    Zhu, Ming
    Hoe, Keat-Mun
    Tung, Chih-Hang
    Balasubramanian, N.
    Samudra, Ganesh S.
    Yeo, Yee-Chia
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2008, 47 (04) : 2589 - 2592
  • [26] Analysis of short-channel Schottky source/drain metal-oxide-semiconductor field-effect transistor on silicon-on-insulator substrate and demonstration of sub-50-nm n-type devices with metal gate
    Saitoh, W
    Itoh, A
    Yamagami, S
    Asada, M
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 1999, 38 (11): : 6226 - 6231
  • [27] Analysis of short-channel Schottky source/drain metal-oxide-semiconductor field-effect transistor on silicon-on-insulator substrate and demonstration of sub-50-nm n-type devices with metal gate
    Saitoh, Wataru
    Itoh, Atsushi
    Yamagami, Shigeharu
    Asada, Masahiro
    Japanese Journal of Applied Physics, Part 1: Regular Papers and Short Notes and Review Papers, 1999, 38 (11): : 6226 - 6231