Low-noise dynamic comparator circuit with selectable input-referred thermal noise voltage

被引:1
|
作者
Yazid, M. [1 ]
机构
[1] Inst Teknol Sepuluh Nopember, Dept Biomed Engn, Surabaya, Indonesia
关键词
comparators (circuits); thermal noise; flip-flops; CMOS logic circuits; logic design; low-noise mode operation; circuit topology; comparator first stage; low-noise dynamic comparator circuit; CMOS process technology; load capacitance; input-referred thermal noise voltage; ADC;
D O I
10.1049/el.2018.5484
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A new method for reducing input-referred thermal noise of dynamic comparator circuit without increasing load capacitance as commonly used in the conventional method is proposed. An implementation circuit with selectable low-noise mode operation is presented, which enable both low-noise mode and standard mode operation by a single circuit. Simulation in 180 nm CMOS process technology shows that the proposed new method and circuit topology can achieve up to 90% increase in gain of comparator first stage, resulting in up to 40% decrease in input-referred thermal noise voltage, compared with a conventional circuit with similar load capacitance. The proposed circuit is also able to operate with similar performance as the conventional circuit when low-noise mode operation is not necessary.
引用
收藏
页码:1210 / 1211
页数:2
相关论文
共 50 条
  • [1] Cryogenic amplifier with low input-referred voltage noise calibrated by shot noise measurement
    Yang, Wuhao
    Wei, Jian
    CHINESE PHYSICS B, 2018, 27 (06)
  • [2] Cryogenic amplifier with low input-referred voltage noise calibrated by shot noise measurement
    杨伍昊
    危健
    Chinese Physics B, 2018, 27 (06) : 209 - 214
  • [3] Input Referred Comparator Noise in SAR ADCs
    Luo, Yanquan
    Jain, Ankesh
    Wagner, Johannes
    Ortmanns, Maurits
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2019, 66 (05) : 718 - 722
  • [4] Measurement Time Reduction Technique for Input Referred Noise of Dynamic Comparator
    Ishijima, Yuki
    Nakagawa, Shuya
    Ishikuro, Hiroki
    PROCEEDINGS OF THE 2018 IEEE INTERNATIONAL CONFERENCE ON MICROELECTRONIC TEST STRUCTURES (ICMTS), 2018, : 202 - 205
  • [5] A Low-Noise Dynamic Comparator for Low-Power ADCs
    Masui, Yoshihiro
    Wada, Kotaro
    Toya, Akihiro
    Tanioka, Masaki
    IEICE TRANSACTIONS ON ELECTRONICS, 2016, E99C (05): : 574 - 580
  • [6] Offset compensation in comparators with minimum input-referred supply noise
    Wong, KLJ
    Yang, CKK
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (05) : 837 - 840
  • [7] A 10-Bit 400-KS/s Low Noise Asynchronous SAR ADC with Dual-Domain Comparator for Input-Referred Noise Reduction
    Lee, Sang-Hun
    Lee, Won-Young
    SENSORS, 2022, 22 (16)
  • [8] A sizing methodology for a low-noise comparator
    Lai, KH
    Huang, SY
    Chiang, PC
    PROCEEDINGS OF THE 2004 IEEE ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, VOL 1 AND 2: SOC DESIGN FOR UBIQUITOUS INFORMATION TECHNOLOGY, 2004, : 253 - 256
  • [9] VOLTAGE-REFERENCE CIRCUIT BOASTS LOW-NOISE
    GARCIA, A
    EDN, 1992, 37 (07) : 136 - &
  • [10] Optimization of the Amplifier's Input-Referred Noise for High Resolution Comparators
    He, Qichao
    Zhou, Xiong
    Li, Qiang
    2017 IEEE 12TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2017, : 395 - 397