Low-Power Gated Clock Tree Optimization for Three-Dimensional Integrated Circuits

被引:0
作者
Chen, Yu-Chuan [1 ]
Hsu, Chih-Cheng [1 ]
Lin, Mark Po-Hung [1 ]
机构
[1] Natl Chung Cheng Univ, Dept Elect Engn, Chiayi 621, Taiwan
来源
2015 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT) | 2015年
关键词
DESIGN;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Applying clock gating in three dimensional integrated circuits ( 3D ICs) is essential for reducing power consumption and improving circuit reliability. However, the previous works only present algorithms for 3D clock tree synthesis. None of them address gated clock tree in 3D ICs for dynamic power reduction. In this paper, we propose the first problem formulation in the literature for 3D gated clock network optimization. We consider both flip-flop switching activities and the timing constraint of enable signal paths at clock gating cells when constructing topological gated clock trees. Based on the topological gated clock trees, a zero-skew 3D clock routing tree is then generated. Experimental results show that, compared with conventional 3D clock tree synthesis, the proposed 3D gated clock tree synthesis can achieve much less power consumption with similar number of TSVs and clock tree wirelength.
引用
收藏
页数:4
相关论文
共 50 条
  • [21] Clock-Gated and Low-Power Standard Cell Library for ISFET Two-Point Calibration Processor Chip
    Chung, Wen-Yaw
    Chang, Jian-Ping
    Cruz, Febus Reidj G.
    [J]. PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS), 2010, : 1163 - 1166
  • [22] FDSTDL: Low-power technique for FinFET domino circuits
    Garg, Sandeep
    Gupta, Tarun K.
    [J]. INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2019, 47 (06) : 917 - 940
  • [23] Low-Power Approximate Arithmetic Circuits for IoT Devices
    Thakur, Garima
    Sohal, Harsh
    Jain, Shruti
    [J]. RECENT ADVANCES IN ELECTRICAL & ELECTRONIC ENGINEERING, 2022, 15 (05) : 421 - 428
  • [24] An integrated topology optimization framework for three-dimensional domains using shell elements
    Angelucci, Giulia
    Spence, Seymour M. J.
    Mollaioli, Fabrizio
    [J]. STRUCTURAL DESIGN OF TALL AND SPECIAL BUILDINGS, 2021, 30 (01)
  • [25] Three-dimensional integrated stretchable electronics
    Huang, Zhenlong
    Hao, Yifei
    Li, Yang
    Hu, Hongjie
    Wang, Chonghe
    Nomoto, Akihiro
    Pan, Taisong
    Gu, Yue
    Chen, Yimu
    Zhang, Tianjiao
    Li, Weixin
    Lei, Yusheng
    Kim, NamHeon
    Wang, Chunfeng
    Zhang, Lin
    Ward, Jeremy W.
    Maralani, Ayden
    Li, Xiaoshi
    Durstock, Michael F.
    Pisano, Albert
    Lin, Yuan
    Xu, Sheng
    [J]. NATURE ELECTRONICS, 2018, 1 (08): : 473 - 480
  • [26] Thermal Characterization of Interlayer Microfluidic Cooling of Three-Dimensional Integrated Circuits With Nonuniform Heat Flux
    Kim, Yoon Jo
    Joshi, Yogendra K.
    Fedorov, Andrei G.
    Lee, Young-Joon
    Lim, Sung-Kyu
    [J]. JOURNAL OF HEAT TRANSFER-TRANSACTIONS OF THE ASME, 2010, 132 (04): : 1 - 9
  • [27] Thermal and mechanical reliability of thermal through-silicon vias in three-dimensional integrated circuits
    Qu, Chenlei
    Dai, Ruoyu
    Zheng, Jieqing
    Hu, Yusheng
    Zhang, Jinhao
    [J]. MICROELECTRONICS RELIABILITY, 2023, 143
  • [28] Low-Power FSM Synthesis Based on Automated Power and Clock Gating Technique
    Nag, Abhishek
    Das, Subhajit
    Pradhan, Sambhu Nath
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2019, 28 (05)
  • [29] A Logic Synthesis Methodology for Low-Power Ternary Logic Circuits
    Kim, Sunmean
    Lee, Sung-Yun
    Park, Sunghye
    Kim, Kyung Rok
    Kang, Seokhyeong
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67 (09) : 3138 - 3151
  • [30] INDIDO: A novel low-power approach for domino logic circuits
    Mushtaq, Umayia
    Akram, Md Waseem
    Prasad, Dinesh
    Islam, Aminul
    [J]. PHYSICA SCRIPTA, 2024, 99 (07)