Low-Power Gated Clock Tree Optimization for Three-Dimensional Integrated Circuits

被引:0
|
作者
Chen, Yu-Chuan [1 ]
Hsu, Chih-Cheng [1 ]
Lin, Mark Po-Hung [1 ]
机构
[1] Natl Chung Cheng Univ, Dept Elect Engn, Chiayi 621, Taiwan
来源
2015 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT) | 2015年
关键词
DESIGN;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Applying clock gating in three dimensional integrated circuits ( 3D ICs) is essential for reducing power consumption and improving circuit reliability. However, the previous works only present algorithms for 3D clock tree synthesis. None of them address gated clock tree in 3D ICs for dynamic power reduction. In this paper, we propose the first problem formulation in the literature for 3D gated clock network optimization. We consider both flip-flop switching activities and the timing constraint of enable signal paths at clock gating cells when constructing topological gated clock trees. Based on the topological gated clock trees, a zero-skew 3D clock routing tree is then generated. Experimental results show that, compared with conventional 3D clock tree synthesis, the proposed 3D gated clock tree synthesis can achieve much less power consumption with similar number of TSVs and clock tree wirelength.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] Low-power gated and buffered clock network construction
    Chao, Wei-Chung
    Mak, Wai-Kei
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2008, 13 (01)
  • [2] A Low-Power Delay Buffer Using Gated Driver Tree
    Hsieh, Po-Chun
    Jhuang, Jing-Siang
    Tsai, Pei-Yun
    Chiueh, Tzi-Dar
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2009, 17 (09) : 1212 - 1219
  • [3] Exploring compromises among timing, power and temperature in three-dimensional integrated circuits
    Hua, Hao
    Mineo, Chris
    Schoenfliess, Kory
    Sule, Ambarish
    Melamed, Samson
    Jenkal, Ravi
    Davis, W. Rhett
    43RD DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2006, 2006, : 997 - +
  • [4] A Clock Tree Based Gated Driver in Low Power Delay Buffer
    Savio, M. Maria Dominic
    Mary, M. Arokia
    2016 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, AND OPTIMIZATION TECHNIQUES (ICEEOT), 2016, : 4767 - 4772
  • [5] A Low-Power RFID Integrated Circuits for Intelligent Healthcare Systems
    Lee, Shuenn-Yuh
    Wang, Liang-Hung
    Fang, Qiang
    IEEE TRANSACTIONS ON INFORMATION TECHNOLOGY IN BIOMEDICINE, 2010, 14 (06): : 1387 - 1396
  • [6] Review and Projections of Integrated Cooling Systems for Three-Dimensional Integrated Circuits
    Kandlikar, Satish G.
    JOURNAL OF ELECTRONIC PACKAGING, 2014, 136 (02)
  • [7] Low-Power Analog Integrated Circuits for Wireless ECG Acquisition Systems
    Tsai, Tsung-Heng
    Hong, Jia-Hua
    Wang, Liang-Hung
    Lee, Shuenn-Yuh
    IEEE TRANSACTIONS ON INFORMATION TECHNOLOGY IN BIOMEDICINE, 2012, 16 (05): : 907 - 917
  • [8] Analytical and Numerical Modeling of the Thermal Performance of Three-Dimensional Integrated Circuits
    Jain, Ankur
    Jones, Robert E.
    Chatterjee, Ritwik
    Pozder, Scott
    IEEE TRANSACTIONS ON COMPONENTS AND PACKAGING TECHNOLOGIES, 2010, 33 (01): : 56 - 63
  • [9] Analysis of hotspots and cooling strategy for multilayer three-dimensional integrated circuits
    Wang, Chao
    Huang, Xiao-Jie
    Vafai, Kambiz
    APPLIED THERMAL ENGINEERING, 2021, 186
  • [10] Through-chip microchannels for three-dimensional integrated circuits cooling
    Ao, Lihong
    Ramiere, Aymeric
    THERMAL SCIENCE AND ENGINEERING PROGRESS, 2024, 47