Chip implementation of supervised neural network using single-transistor synapses

被引:4
作者
Jeng, E. S. [1 ]
Chou, S. W. [1 ]
Chen, H. X. [1 ]
Chiang, Y. L. [1 ]
机构
[1] Chun Yuan Christian Univ, Dept Elect Engn, Chungli 32023, Taiwan
来源
MICROELECTRONICS JOURNAL | 2017年 / 66卷
关键词
Single transistor synapse; Neural network chip; Pattern recognition; IMPLANTATION NMOSFETS; ARCHITECTURE;
D O I
10.1016/j.mejo.2017.06.001
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this work, the newly developed neural chip applied in analog inputs for on-chip training and recognition is presented. We have designed the neural chip using single-transistor synapses which are capable of storing analog weights. The neural chip includes the interface circuit, power switches, analog synaptic array (7 x 4 synapses), and transresistance amplifiers (TR_AMPs) for on-chip training and recognition. Voice signals were acquired using analog signal processing and conditioning circuits for use in verifying the chip's pattern recognition functionality. The experimental results reveal that the synaptic weights of the neural network have adapted with training and have gradually converged to the targets afterwards. Upon system convergence, the recognition rates of the targeted speaker and the three others were evaluated. By using very small amount of synapses, as few as 28 synapses, the system's successful recognition rate for the targeted speaker is 93.5% for 200 tests; whereas, the rate for the other speakers is approximately 6.3% for 600 tests.
引用
收藏
页码:76 / 83
页数:8
相关论文
共 20 条
[1]   Characteristics of n-Channel MOSFETs With Tailored Source/Drain Extension for Mask ROM and EEPROM Applications [J].
Chen, Yuan-Feng ;
Gong, Jeng ;
Tung, Wei-Jen ;
Chou, Shang-Wei ;
Jeng, Erik S. .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2009, 56 (09) :2099-2106
[2]   Single-electron injections in fringing-field-induced charge-trapping memories [J].
Chiang, K. H. ;
Chou, S. W. ;
Hsu, H. C. ;
Jeng, E. S. .
MICROELECTRONIC ENGINEERING, 2014, 113 :66-69
[3]   Neuromorphic Hardware System for Visual Pattern Recognition With Memristor Array and CMOS Neuron [J].
Chu, Myonglae ;
Kim, Byoungho ;
Park, Sangsu ;
Hwang, Hyunsang ;
Jeon, Moongu ;
Lee, Byoung Hun ;
Lee, Byung-Geun .
IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2015, 62 (04) :2410-2419
[4]   A single-transistor silicon synapse [J].
Diorio, C ;
Hasler, P ;
Minch, A ;
Mead, CA .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1996, 43 (11) :1972-1980
[5]   Non-overlapped implantation (NOI) MOSFET synapse and its implementation on supervised neural network [J].
Jeng, E. S. ;
Peng, K. M. ;
Chou, S. W. ;
Chen, H. X. ;
Chiang, Y. L. .
NEUROCOMPUTING, 2015, 167 :290-298
[6]   Characterization of single-sided gate-to-drain non-overlapped implantation nMOSFETs for multi-functional non-volatile memory applications [J].
Jeng, E. S. ;
Chen, Y. F. ;
Chang, C. C. ;
Peng, K. M. ;
Chou, S. W. ;
Ho, C. W. ;
Huang, C. F. ;
Gong, J. .
SOLID-STATE ELECTRONICS, 2012, 68 :73-79
[7]   Performance improvement and scalability of nonoverlapped implantation nMOSFETs with charge-trapping spacers as nonvolatile memories [J].
Jeng, Erik S. ;
Chiu, Chia-Sung ;
Hon, Chih-Hsueh ;
Kuo, Pai-Chun ;
Fan, Chen-Chia ;
Hsieh, Chien-Sheng ;
Hsu, Hui-Chun ;
Chen, Yuan-Feng .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2007, 54 (12) :3299-3307
[8]   Investigation of programming charge distribution in nonoverlapped implantation nMOSFETs [J].
Jeng, Erik S. ;
Kuo, Pai-Chun ;
Hsieh, Chien-Sheng ;
Fan, Chen-Chia ;
Lin, Kun-Ming ;
Hsu, Hui-Chun ;
Chou, Wu-Ching .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2006, 53 (10) :2517-2524
[9]  
Koch C., 1992, MULTIPLYING SYNAPSES, P315
[10]   A cellular computing architecture for parallel memristive stateful logic [J].
Lehtonen, Eero ;
Tissari, Jari ;
Poikonen, Jussi ;
Laiho, Mika ;
Koskinen, Lauri .
MICROELECTRONICS JOURNAL, 2014, 45 (11) :1438-1449