Novel Design of a Ternary-CMOS With Vertical-Channel Double-Gate Field-Effect Transistors

被引:3
作者
Kim, Jiho [1 ]
Kim, Sangwoo [1 ]
Hwang, Jinyoung [1 ]
机构
[1] Korea Aerosp Univ, Sch Elect & Informat Engn, Goyang Si 10540, South Korea
基金
新加坡国家研究基金会;
关键词
Logic gates; Tunneling; Junctions; Semiconductor process modeling; Solid modeling; Performance evaluation; P-n junctions; MOSFET; ternary CMOS (T-CMOS); tunneling; vertical channel;
D O I
10.1109/TED.2022.3178362
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A tunneling-based ternary CMOS (T-CMOS) offering a low standby current and fast switching speed is developed using a novel device structure for field-effect transistors (FETs). In the new transistor devices, referred to as vertical-channel double-gate (VCDG)-FETs, a vertical current path from drain to source is formed on the drain, and a body placed below the drain is electrically isolated, except for the tunneling junction appearing at the drain and body interface. At the junction, most of the OFF-state current flows, which is independent of the gate voltage. Furthermore, the OFF-state current can be further reduced to the order of 10(-17) A by employing a drain with a retrograded doping profile. In this profile, the channel-drain junction tunneling current, which varies with the gate voltage, is substantially suppressed to less than the body-drain junction tunneling current in the OFF state. In addition, an electrostatic channel controlled using double gates facilitates a small subthreshold swing (SSW) of 65 mV/dec. With p- and n-channel VCDG-FETs, a T-CMOS exhibiting three logic states is developed with a standby current on the order of 1 pA and transfer characteristics with a very narrow transition width.
引用
收藏
页码:4081 / 4087
页数:7
相关论文
共 50 条
[31]   Effect of indium concentration on InGaAs channel metal-oxide-semiconductor field-effect transistors with atomic layer deposited gate dielectric [J].
Xue, Fei ;
Zhao, Han ;
Chen, Yen-Ting ;
Wang, Yanzhen ;
Zhou, Fei ;
Lee, Jack C. .
JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2011, 29 (04)
[32]   Few-Layered MoS2 Field-Effect Transistors with a Vertical Channel of Sub-10 nm [J].
Zou, Xiao ;
Liu, Lu ;
Xu, Jingping ;
Wang, Hongjiu ;
Tang, Wing-Man .
ACS APPLIED MATERIALS & INTERFACES, 2020, 12 (29) :32943-32950
[33]   Metrology Solutions Using Optical Scatterometry for Advanced CMOS: III-V and Germanium Multi-Gate Field-Effect Transistors [J].
Chin, Hock-Chun ;
Liu, Bin ;
Zhang, Xingui ;
Ling, Moh-Lung ;
Yip, Chan-Hoe ;
Liu, Yongdong ;
Hu, Jiangtao ;
Yeo, Yee-Chia .
OPTICAL MEASUREMENT SYSTEMS FOR INDUSTRIAL INSPECTION VIII, 2013, 8788
[34]   Co-Integration of Nano-Scale Vertical- and Horizontal-Channel Metal-Oxide-Semiconductor Field-Effect Transistors for Low Power CMOS Technology [J].
Sun, Min-Chul ;
Kim, Garam ;
Kim, Sang Wan ;
Kim, Hyun Woo ;
Kim, Hyungjin ;
Lee, Jong-Ho ;
Shin, Hyungcheol ;
Park, Byung-Gook .
JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2012, 12 (07) :5313-5317
[35]   Modeling non-quasi-static effects in channel thermal noise and induced-gate noise in MOS field-effect transistors [J].
Deshpande, Abhay ;
Jindal, R. P. .
SOLID-STATE ELECTRONICS, 2008, 52 (05) :771-774
[36]   Investigation of Asymmetric Characteristics of Novel Vertical Channel-All-Around (CAA) In-Ga-Zn-O Field Effect Transistors [J].
Chen, Qian ;
Wang, Lingfei ;
Duan, Xinlv ;
Guo, Jingrui ;
Wang, Zhaogui ;
Huang, Kailiang ;
Feng, Junxiao ;
Sun, Ying ;
Jiao, Guangfan ;
Jing, Weiliang ;
Geng, Di ;
Li, Ling .
IEEE ELECTRON DEVICE LETTERS, 2022, 43 (06) :894-897
[37]   Analytical Modeling of Drain Current and Short Channel Effects of Junctionless Double Gate Vertical Slit Field Effect Transistor [J].
Chaudhary, Tarun ;
Khanna, Gargi .
JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2016, 11 (06) :738-744
[38]   A Compact Model of Gate-Voltage-Dependent Quantum Effects in Short-Channel Surrounding-Gate Metal-Oxide-Semiconductor Field-Effect Transistors [J].
Kim, Jihyun ;
Sun, Wookyung ;
Park, Seunghye ;
Lim, Hyein ;
Shin, Hyungsoon .
JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2011, 11 (04) :278-286
[39]   A Three-Dimensional Simulation Study of the Novel Comb-Like-Channel Field-Effect Transistors for the 5-nm Technology Node and Beyond [J].
Li, Xinhao ;
Zhu, Huilong ;
Gan, Weizhuo ;
Huang, Weixing ;
Wu, Zhenhua .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2022, 69 (09) :4786-4790
[40]   Vertical Sandwich Gate-All-Around Field-Effect Transistors With Self-Aligned High-k Metal Gates and Small Effective-Gate-Length Variation [J].
Yin, Xiaogen ;
Zhang, Yongkui ;
Zhu, Huilong ;
Wang, G. L. ;
Li, J. J. ;
Du, A. Y. ;
Li, C. ;
Zhao, L. H. ;
Huang, W. X. ;
Yang, H. ;
Xie, L. ;
Ai, X. Z. ;
Zhang, Y. B. ;
Jia, K. P. ;
Wu, Z. H. ;
Ma, X. L. ;
Zhang, Q. Z. ;
Mao, S. J. ;
Xiang, J. J. ;
Gao, J. F. ;
He, X. B. ;
Bai, G. B. ;
Lu, Y. H. ;
Zhou, N. ;
Kong, Z. Z. ;
Zhang, Y. ;
Zhao, J. ;
Ma, S. S. ;
Xuan, Z. H. ;
Li, Y. Y. ;
Li, L. ;
Zhang, Q. H. ;
Han, J. H. ;
Chen, R. L. ;
Qu, Y. ;
Yang, T. ;
Luo, J. ;
Li, J. F. ;
Yin, H. X. ;
Radamson, H. ;
Zhao, C. ;
Wang, W. W. ;
Ye, T. C. .
IEEE ELECTRON DEVICE LETTERS, 2020, 41 (01) :8-11