Novel Design of a Ternary-CMOS With Vertical-Channel Double-Gate Field-Effect Transistors

被引:2
作者
Kim, Jiho [1 ]
Kim, Sangwoo [1 ]
Hwang, Jinyoung [1 ]
机构
[1] Korea Aerosp Univ, Sch Elect & Informat Engn, Goyang Si 10540, South Korea
基金
新加坡国家研究基金会;
关键词
Logic gates; Tunneling; Junctions; Semiconductor process modeling; Solid modeling; Performance evaluation; P-n junctions; MOSFET; ternary CMOS (T-CMOS); tunneling; vertical channel;
D O I
10.1109/TED.2022.3178362
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A tunneling-based ternary CMOS (T-CMOS) offering a low standby current and fast switching speed is developed using a novel device structure for field-effect transistors (FETs). In the new transistor devices, referred to as vertical-channel double-gate (VCDG)-FETs, a vertical current path from drain to source is formed on the drain, and a body placed below the drain is electrically isolated, except for the tunneling junction appearing at the drain and body interface. At the junction, most of the OFF-state current flows, which is independent of the gate voltage. Furthermore, the OFF-state current can be further reduced to the order of 10(-17) A by employing a drain with a retrograded doping profile. In this profile, the channel-drain junction tunneling current, which varies with the gate voltage, is substantially suppressed to less than the body-drain junction tunneling current in the OFF state. In addition, an electrostatic channel controlled using double gates facilitates a small subthreshold swing (SSW) of 65 mV/dec. With p- and n-channel VCDG-FETs, a T-CMOS exhibiting three logic states is developed with a standby current on the order of 1 pA and transfer characteristics with a very narrow transition width.
引用
收藏
页码:4081 / 4087
页数:7
相关论文
共 50 条
  • [21] Explicit compact surface-potential and drain-current models for generic asymmetric double-gate metal-oxide-semiconductor field-effect transistors
    Zhu, Zhaomin
    Zhou, Xing
    Chandrasekaran, Karthik
    Rustagi, Subhash C.
    See, Guan Huei
    [J]. JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2007, 46 (4B): : 2067 - 2072
  • [22] Double-Gate Graphene Nanoribbon Field-Effect Transistor for DNA and Gas Sensing Applications: Simulation Study and Sensitivity Analysis
    Tamersit, Khalil
    Djeffal, Faycal
    [J]. IEEE SENSORS JOURNAL, 2016, 16 (11) : 4180 - 4191
  • [23] Ternary inverter gate designs using OPV5-based single-molecule field-effect transistors
    Fakheri, Masoomeh Tirgar
    Navi, Keivan
    Tehrani, Mohammad
    [J]. JOURNAL OF COMPUTATIONAL ELECTRONICS, 2020, 19 (03) : 1047 - 1060
  • [24] Optimization of Double Gate Vertical Channel Tunneling Field Effect Transistor (DVTFET) with Dielectric Sidewall
    Wang, Xiangyu
    Cho, Wonhee
    Baac, Hyoung Won
    Seo, Dongsun
    Cho, Il Hwan
    [J]. JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2017, 17 (02) : 192 - 198
  • [25] High-frequency compact analytical noise model for double-gate metal-oxide-semiconductor field-effect transistor
    Lazaro, A.
    Cerdeira, A.
    Nae, B.
    Estrada, M.
    Iniguez, B.
    [J]. JOURNAL OF APPLIED PHYSICS, 2009, 105 (03)
  • [26] Diminished short channel effects in nanoscale double-gate silicon-on-insulator metal-oxide-semiconductor field-effect-transistors due to induced back-gate step potential
    Kumar, MJ
    Reddy, GV
    [J]. JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2005, 44 (9A): : 6508 - 6509
  • [27] Fabrication and characterization of novel gate-all-around polycrystalline silicon junctionless field-effect transistors with ultrathin horizontal tube-shape channel
    Chang, You-Tai
    Peng, Kang-Ping
    Li, Pei-Wen
    Lin, Horng-Chih
    [J]. JAPANESE JOURNAL OF APPLIED PHYSICS, 2018, 57 (04)
  • [28] Discrete Dopant Effects on Threshold Voltage Variation in Double-Gate and Gate-All-Around Metal-Oxide-Semiconductor Field-Effect-Transistors
    Mori, Nobuya
    Kamakura, Yoshinari
    Mil'nikov, Genaddy
    Minari, Hideki
    [J]. TECHNOLOGY EVOLUTION FOR SILICON NANO-ELECTRONICS, 2011, 470 : 218 - 223
  • [29] Effect of indium concentration on InGaAs channel metal-oxide-semiconductor field-effect transistors with atomic layer deposited gate dielectric
    Xue, Fei
    Zhao, Han
    Chen, Yen-Ting
    Wang, Yanzhen
    Zhou, Fei
    Lee, Jack C.
    [J]. JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2011, 29 (04):
  • [30] Few-Layered MoS2 Field-Effect Transistors with a Vertical Channel of Sub-10 nm
    Zou, Xiao
    Liu, Lu
    Xu, Jingping
    Wang, Hongjiu
    Tang, Wing-Man
    [J]. ACS APPLIED MATERIALS & INTERFACES, 2020, 12 (29) : 32943 - 32950