Charge-based testing BIST for embedded memories

被引:1
作者
Alorda, B. [1 ]
de Paul, I. [1 ]
Segura, J. [1 ]
机构
[1] Univ Illes Balears, Palma de Mallorca 07122, Spain
关键词
D O I
10.1049/iet-cdt:20060058
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A BIST architecture is presented to perform charge-based testing (BIST-CBT) on embedded memories where direct access to I/Os is limited. The proposed architecture includes a charge monitor, a functional test algorithm generator (that applies a standard March B algorithm) and output processing circuitry. The method is based on a charge correlation technique validated experimentally on previous works for submicron SRAMs. The testing methodology implementation has two phases: a short pre-characterisation phase performed during manufacturing test to ensure process-variation immunity, and the actual BIST-CBT. Data from the first phase are processed and loaded in the BIST circuitry registers. The proposed embedded BIST circuitry provides a digital output pass/fail flag that signals the result of the functional and BIST charge analysis (both based on the same March algorithms). To demonstrate the viability of the proposed architecture, a prototype is designed that has been implemented in two parts: the charge monitor is the core of the BIST circuitry, and has been developed in 120 nm CMOS technology, whereas the digital processing circuitry has been implemented on a FPGA device.
引用
收藏
页码:481 / 490
页数:10
相关论文
共 50 条
[31]   Charge-based Model for Junction FETs [J].
Jazaeri, Farzan ;
Makris, Nikolaos ;
Saeidi, Ali ;
Bucher, Matthias ;
Sallese, Jean-Michel .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2018, 65 (07) :2694-2698
[32]   A SIMPLE CHARGE-BASED DLTS TECHNIQUE [J].
KIROV, KI ;
RADEV, KB .
PHYSICA STATUS SOLIDI A-APPLIED RESEARCH, 1981, 63 (02) :711-716
[33]   A CHARGE-BASED NEURAL HAMMING CLASSIFIER [J].
CILINGIROGLU, U .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1993, 28 (01) :59-67
[34]   Charge-Based EPFL HEMT Model [J].
Jazaeri, Farzan ;
Sallese, Jean-Michel .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2019, 66 (03) :1218-1229
[35]   Robust charge-based qubit encoding [J].
Oi, DKL ;
Schirmer, SG ;
Greentree, AD ;
Stace, TM .
PHYSICAL REVIEW B, 2005, 72 (07)
[36]   Testing techniques for embedded memories in ASIC [J].
Jin, LD .
1996 2ND INTERNATIONAL CONFERENCE ON ASIC, PROCEEDINGS, 1996, :376-379
[37]   Testing embedded memories in telecommunication systems [J].
Barbagallo, S ;
Bodoni, ML ;
Benso, A ;
Chiusano, S ;
Prinetto, P .
IEEE COMMUNICATIONS MAGAZINE, 1999, 37 (06) :84-89
[38]   Processor-programmable memory BIST for bus-connected embedded memories [J].
Tsai, CH ;
Wu, CW .
PROCEEDINGS OF THE ASP-DAC 2001: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 2001, 2001, :325-330
[39]   Testing embedded cores and SOCs - DFT, ATPG and BIST solutions [J].
Parekhji, RA .
16TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2003, :17-17
[40]   Charge-Based Separation of Micro- and Nanoparticles [J].
Ho, Bao D. ;
Beech, Jason P. ;
Tegenfeldt, Jonas O. .
MICROMACHINES, 2020, 11 (11)