Charge-based testing BIST for embedded memories

被引:1
作者
Alorda, B. [1 ]
de Paul, I. [1 ]
Segura, J. [1 ]
机构
[1] Univ Illes Balears, Palma de Mallorca 07122, Spain
关键词
D O I
10.1049/iet-cdt:20060058
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A BIST architecture is presented to perform charge-based testing (BIST-CBT) on embedded memories where direct access to I/Os is limited. The proposed architecture includes a charge monitor, a functional test algorithm generator (that applies a standard March B algorithm) and output processing circuitry. The method is based on a charge correlation technique validated experimentally on previous works for submicron SRAMs. The testing methodology implementation has two phases: a short pre-characterisation phase performed during manufacturing test to ensure process-variation immunity, and the actual BIST-CBT. Data from the first phase are processed and loaded in the BIST circuitry registers. The proposed embedded BIST circuitry provides a digital output pass/fail flag that signals the result of the functional and BIST charge analysis (both based on the same March algorithms). To demonstrate the viability of the proposed architecture, a prototype is designed that has been implemented in two parts: the charge monitor is the core of the BIST circuitry, and has been developed in 120 nm CMOS technology, whereas the digital processing circuitry has been implemented on a FPGA device.
引用
收藏
页码:481 / 490
页数:10
相关论文
共 50 条
[21]   Generic BIST Architecture for Testing of Content Addressable Memories [J].
Grigoryan, H. ;
Harutyunyan, G. ;
Shoukourian, S. ;
Vardanian, V. ;
Zorian, Y. .
2011 IEEE 17TH INTERNATIONAL ON-LINE TESTING SYMPOSIUM (IOLTS), 2011,
[22]   Diagnostic testing of embedded memories based on output tracing [J].
Niggemeyer, D ;
Redeker, M ;
Rudnick, EM .
RECORDS OF THE 2000 IEEE INTERNATIONAL WORKSHOP ON MEMORY TECHNOLOGY, DESIGN AND TESTING, 2000, :113-118
[23]   Charge-based information processing [J].
不详 .
COMPUTER, 2008, 41 (05) :29-29
[24]   Testing of embedded memories - The aggregate [J].
Makki, RZ .
SEVENTH ASIAN TEST SYMPOSIUM (ATS'98), PROCEEDINGS, 1998, :519-519
[25]   Single-Instruction based Programmable Memory BIST for Testing Embedded DRAM [J].
Lin, Chung-Fu ;
Ou, Jen-Chieh ;
Wang, Meng-Hsueh ;
Ou, Yu-Sen ;
Ku, Ming-Hsin .
2009 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAM, 2009, :291-294
[26]   Testing embedded sequential cores in parallel using spectrum-based BIST [J].
Chen, XD ;
Hsiao, MS .
IEEE TRANSACTIONS ON COMPUTERS, 2006, 55 (02) :150-162
[27]   Critical Search Delay Measurement in Embedded Content Addressable Memories with BIST [J].
Manikandan, P. ;
Larsen, Bjorn B. ;
Aas, Einar J. .
TENCON 2010: 2010 IEEE REGION 10 CONFERENCE, 2010, :1150-1155
[28]   Self-programmable shared BIST for testing multiple memories [J].
Bahl, Swapnil ;
Srivastava, Vishal .
PROCEEDINGS OF THE 13TH IEEE EUROPEAN TEST SYMPOSIUM: ETS 2008, 2008, :91-96
[29]   Molecules for Charge-Based Information Storage [J].
Lindsey, Jonathan S. ;
Bocian, David F. .
ACCOUNTS OF CHEMICAL RESEARCH, 2011, 44 (08) :638-650
[30]   Charge-based precipitation of extracellular vesicles [J].
Deregibus, Maria Chiara ;
Figliolini, Federico ;
D'antico, Sergio ;
Manzini, Paola Maria ;
Pasquino, Chiara ;
De Lena, Michela ;
Tetta, Ciro ;
Brizzi, Maria Felice ;
Camussi, Giovanni .
INTERNATIONAL JOURNAL OF MOLECULAR MEDICINE, 2016, 38 (05) :1359-1366