Charge-based testing BIST for embedded memories

被引:1
|
作者
Alorda, B. [1 ]
de Paul, I. [1 ]
Segura, J. [1 ]
机构
[1] Univ Illes Balears, Palma de Mallorca 07122, Spain
来源
IET COMPUTERS AND DIGITAL TECHNIQUES | 2007年 / 1卷 / 05期
关键词
D O I
10.1049/iet-cdt:20060058
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A BIST architecture is presented to perform charge-based testing (BIST-CBT) on embedded memories where direct access to I/Os is limited. The proposed architecture includes a charge monitor, a functional test algorithm generator (that applies a standard March B algorithm) and output processing circuitry. The method is based on a charge correlation technique validated experimentally on previous works for submicron SRAMs. The testing methodology implementation has two phases: a short pre-characterisation phase performed during manufacturing test to ensure process-variation immunity, and the actual BIST-CBT. Data from the first phase are processed and loaded in the BIST circuitry registers. The proposed embedded BIST circuitry provides a digital output pass/fail flag that signals the result of the functional and BIST charge analysis (both based on the same March algorithms). To demonstrate the viability of the proposed architecture, a prototype is designed that has been implemented in two parts: the charge monitor is the core of the BIST circuitry, and has been developed in 120 nm CMOS technology, whereas the digital processing circuitry has been implemented on a FPGA device.
引用
收藏
页码:481 / 490
页数:10
相关论文
共 50 条
  • [1] A BIST-based charge analysis for embedded memories
    Alorda, B
    Canals, V
    de Paúl, I
    Segura, J
    10TH IEEE INTERNATIONAL ON-LINE TESTING SYMPOSIUM, PROCEEDINGS, 2004, : 199 - 204
  • [2] Testing embedded memories: Is BIST the ultimate solution?
    Wu, CW
    SEVENTH ASIAN TEST SYMPOSIUM (ATS'98), PROCEEDINGS, 1998, : 516 - 517
  • [3] A scan-bist environment for testing embedded memories
    Karimi, F
    Lombardi, F
    PROCEEDING OF THE 2002 IEEE INTERNATIONAL WORKSHOP ON MEMORY TECHNOLOGY, DESIGN AND TESTING, 2002, : 17 - 23
  • [4] A scan-bist environment for testing embedded memories
    Karimi, F
    Lombardi, F
    PROCEEDINGS OF THE EIGHTH IEEE INTERNATIONAL ON-LINE TESTING WORKSHOP, 2002, : 211 - 217
  • [5] BIST FOR EMBEDDED MEMORIES
    ZORIAN, Y
    EE-EVALUATION ENGINEERING, 1995, 34 (09): : 122 - 123
  • [6] BIST tool digs into embedded memories
    Lipman, J
    EDN, 1997, 42 (22) : 16 - 16
  • [7] BRAINS: A BIST compiler for embedded memories
    Cheng, C
    Huang, CT
    Huang, JR
    Wu, CW
    IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2000, : 299 - 307
  • [8] BIST-based fault diagnosis in the presence of embedded memories
    Savir, J
    INTERNATIONAL CONFERENCE ON COMPUTER DESIGN - VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 1997, : 37 - 47
  • [9] BIST-based fault diagnosis in the presence of embedded memories
    Savir, J
    VLSI DESIGN, 2001, 12 (04) : 487 - 500
  • [10] Mentor targets embedded memories with BIST.
    不详
    COMPUTER DESIGN, 1996, 35 (07): : 126 - 126