Hot-carrier-induced circuit degradation for 0.18 μm CMOS technology

被引:3
|
作者
Li, W [1 ]
Li, Q [1 ]
Yuan, JS [1 ]
McConkey, J [1 ]
Chen, Y [1 ]
Chetlur, S [1 ]
Zhou, J [1 ]
Oates, AS [1 ]
机构
[1] Univ Cent Florida, Chip Design & Reliabil Lab, Sch Elect Engn & Comp Sci, Orlando, FL 32816 USA
来源
INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS | 2001年
关键词
D O I
10.1109/ISQED.2001.915244
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Because the supply voltage is not proportional scaled with the device size, the further scaling down of CMOS devices is in turn accompanied with more and more severe hot-carrier reliability problems. Hot-carriers, the high energy carriers due to high electric field in the channel, are injected into the gate oxide or cause trapping states generation between Si and SiO2 interface, which is accumulated and cause long run reliability problems in devices and circuits. In this paper, we describe a systematic method to evaluate the circuit degradation due to hot-carrier stressing. First the substrate current and gate leakage current models are improved for more accuracy in predicting the lifetime of the devices and circuits. The hot-carrier stressing characterization is carried out for 0.18 mum technology. The circuit performance degradation is then evaluated using the parameters extracted from 0.18 mum technology for both digital logic circuits and RF circuits.
引用
收藏
页码:284 / 289
页数:6
相关论文
共 50 条
  • [1] The mechanism and evaluation of hot-carrier-induced performance degradation in 0.18-/μm CMOS image sensor
    Hsu, TH
    Fang, YK
    Yaung, DN
    Wuu, SG
    Chien, HC
    Wang, CS
    Lin, JS
    Tseng, CH
    Chen, SF
    Lin, CS
    Lin, CY
    IEEE ELECTRON DEVICE LETTERS, 2004, 25 (06) : 427 - 429
  • [2] RF circuit performance degradation due to soft breakdown and hot carrier effect in 0.18 μm CMOS technology
    Li, Q
    Zhang, JL
    Li, W
    Yuan, JS
    Chen, Y
    Oates, AS
    2001 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS (RFIC) SYMPOSIUM, DIGEST OF PAPERS, 2001, : 139 - 142
  • [3] Analysis of mechanisms for hot-carrier-induced VLSI circuit degradation
    Huh, Yoonjong
    Yang, Dooyoung
    l'Yee, Hyeokjae
    Sung, Yungkwon
    Japanese Journal of Applied Physics, Part 1: Regular Papers & Short Notes & Review Papers, 1996, 35 (2 B): : 833 - 837
  • [4] Analysis of mechanisms for hot-carrier-induced VLSI circuit degradation
    Huh, YJ
    Yang, DY
    lYee, HK
    Sung, YK
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 1996, 35 (2B): : 833 - 837
  • [5] Hot-carrier-induced degradation on 0.1μm SOI CMOSFET
    Yeh, WK
    Wang, WH
    Fang, YK
    Yang, FL
    2002 IEEE INTERNATIONAL SOI CONFERENCE, PROCEEDINGS, 2002, : 107 - 108
  • [6] MODELING OF NMOS TRANSISTORS FOR SIMULATION OF HOT-CARRIER-INDUCED DEVICE AND CIRCUIT DEGRADATION
    LEBLEBICI, Y
    KANG, SM
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1992, 11 (02) : 235 - 246
  • [7] ANNEALING OF HOT-CARRIER-INDUCED MOSFET DEGRADATION
    MAHNKOPF, R
    PRZYREMBEL, G
    WAGEMANN, HG
    JOURNAL DE PHYSIQUE, 1988, 49 (C-4): : 771 - 774
  • [8] Hot-carrier-induced degradation on 0.1μm partially depleted SOICMOSFET
    Wang, WH
    Yeh, WK
    Fang, YK
    Yang, FL
    2003 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS, AND APPLICATIONS, PROCEEDINGS OF TECHNICAL PAPERS, 2003, : 292 - 295
  • [9] Investigation on Hot-Carrier-Induced degradation of LDMOS transistor fabricated in logic CMOS process
    Zheng, Huixiong
    Wu, Huaqiang
    Wang, Bin
    2014 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2014,
  • [10] A BIDIRECTIONAL NMOSFET CURRENT REDUCTION MODEL FOR SIMULATION OF HOT-CARRIER-INDUCED CIRCUIT DEGRADATION
    QUADER, KN
    LI, CC
    TU, R
    ROSENBAUM, E
    KO, PK
    HU, CM
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1993, 40 (12) : 2245 - 2254