Low power SAR ADC switching without the need of precise second reference

被引:10
作者
Osipov, Dmitry [1 ]
Paul, Steffen [1 ]
机构
[1] Univ Bremen, Inst Electrodynam & Microelect ITEM, Bremen, Germany
关键词
SAR ADC; Switching scheme; Capacitive DAC; Switching energy; PERCENT REDUCTION; ENERGY; ARCHITECTURE;
D O I
10.1007/s10470-018-1225-2
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper a simple method to reduce the switching energy of capacitive digital-to-analog converters (DACs) in low-power successive approximation register analog-to-digital converters (ADCs) is described. The method is based on the well-known monotonic switching procedure and the use of one intermediate voltage level during switching. Unlike most recently published switching methods the proposed method does not require the intermediate voltage to be accurate. The implementation of digital control and an intermediate voltage-level generator is considered. To evaluate the reduction in switching energy compared to the conventional monotonic switching procedure, the behavioral model of a 10-bit ADC was examined. The additional digital logic, voltage generator, and capacitive DAC were modeled at a transistor level using a 65nm STM design kit. Simulation results and the subsequent power efficiency gains are presented.
引用
收藏
页码:417 / 425
页数:9
相关论文
共 24 条
[1]   Readout channel with majority logic timestamp and digital peak detector for Muon Chambers of the CBM experiment [J].
Atkin, E. ;
Bulbakov, I. ;
Ivanov, P. ;
Ivanov, V. ;
Malankin, E. ;
Normanov, D. ;
Sagdiev, I. ;
Samsonov, V. ;
Shumikhin, V. ;
Shumkin, O. ;
Vinogradov, S. ;
Voronin, A. .
JOURNAL OF INSTRUMENTATION, 2016, 11
[2]   A 0.5-V 9.3-ENOB 68-nW 10-kS/s SAR ADC in 0.18-μm CMOS for biomedical applications [J].
Bai, Wenbin ;
Zhu, Zhangming .
MICROELECTRONICS JOURNAL, 2017, 59 :40-46
[3]   ADC Topology Based on Compressed Sensing for Low Power Brain Monitoring [J].
Lange, Heiner ;
Schmale, Sebastian ;
Knoop, Benjamin ;
Peters-Drolshagen, Dagmar ;
Paul, Steffen .
EUROSENSORS 2015, 2015, 120 :315-319
[4]   A 0.4 V 1.94 fJ/conversion-step 10 bit 750 kS/s SAR ADC with Input-Range-Adaptive Switching [J].
Lee, Pei-Chen ;
Lin, Jin-Yi ;
Hsieh, Chih-Cheng .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2016, 63 (12) :2149-2157
[5]   SAR ADC architecture with 98.8 % reduction in switching energy over conventional scheme [J].
Liang, Yuhua ;
Zhu, Zhangming ;
Ding, Ruixue .
ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2015, 84 (01) :89-96
[6]   A 10-bit 50-MS/s SAR ADC With a Monotonic Capacitor Switching Procedure [J].
Liu, Chun-Cheng ;
Chang, Soon-Jyh ;
Huang, Guan-Ying ;
Lin, Ying-Zu .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (04) :731-740
[7]  
Liu Mingliang., 2006, DEMYSTIFYING SWITCHE
[8]   An energy-efficient and highly linear switching capacitor procedure for SAR ADCs [J].
Ma Rui ;
Bai Wenbin ;
Zhu Zhangming .
JOURNAL OF SEMICONDUCTORS, 2015, 36 (05)
[9]   OPTIMUM CAPACITOR CHARGING EFFICIENCY FOR SPACE SYSTEMS [J].
MOSTOV, PM ;
RIGNEY, DS ;
NEURINGER, JL .
PROCEEDINGS OF THE INSTITUTE OF RADIO ENGINEERS, 1961, 49 (05) :941-&
[10]  
Murmann B., 2016, ADC PERFORMANCE SURV