Sub-Thermionic Scalable III-V Tunnel Field-Effect Transistors Integrated on Si (100)

被引:10
作者
Convertino, C. [1 ]
Zota, C. B. [1 ]
Baumgartner, Y. [1 ]
Staudinger, P. [1 ]
Sousa, M. [1 ]
Mauthe, S. [1 ]
Caimi, D. [1 ]
Czornomaz, L. [1 ]
Ionescu, A. M. [2 ]
Moselund, K. E. [1 ]
机构
[1] IBM Res Zurich, Saumerstr 3, Ruschlikon, Switzerland
[2] Ecole Polytech Fed Lausanne EPFL, Lausanne, Switzerland
来源
2019 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM) | 2019年
关键词
D O I
10.1109/iedm19573.2019.8993610
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We present scalable III-V heterojunction tunnel FETs fabricated using a Si CMOS-compatible FinFET process flow and integrated on Si (100) substrates. The tunneling junction is fabricated through self-aligned selective p(+) GaAsSb raised source epitaxial regrowth on an InGaAs channel. Similarly, the drain is formed by an n(+) InGaAs regrowth. The Si CMOS-compatible fabrication process includes a self-aligned replacement metal gate module, high-k/metal gate, scaled device dimensions and doped extensions, enabling high junction alignment accuracy. The devices exhibit a minimum subthreshold slope of 47 mV/decade, an ION of 1.5 mu A/mu m at I-OFF = 1 nA/mu m and V-DD = 0.3 V, and I-60 of 10 nA/nm. This is the first demonstration of sub-60 mV/decade switching in heterostructure TFETs on Si (100), showing the strong promise of the technology for future advanced logic nodes aiming at low-power applications.
引用
收藏
页数:4
相关论文
共 17 条
[11]   Tunnel field-effect transistors as energy-efficient electronic switches [J].
Ionescu, Adrian M. ;
Riel, Heike .
NATURE, 2011, 479 (7373) :329-337
[12]  
Memisevic E, 2016, INT EL DEVICES MEET, DOI 10.1109/IEDM.2016.7838450
[13]  
Noguchi M., 2013, IEEE IEDM
[14]  
Pandey R., 2015, IEEE S VLSI, pT206, DOI DOI 10.1109/VLSIT.2015.7223676
[15]   Trap Assisted Tunneling and Its Effect on Subthreshold Swing of Tunnel FETs [J].
Sajjad, Redwan N. ;
Chern, Winston ;
Hoyt, Judy L. ;
Antoniadis, Dimitri A. .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2016, 63 (11) :4380-4387
[16]   Impact of Floating Body Effect, Back-Gate Traps, and Trap-Assisted Tunneling on Scaled In0.53Ga0.47As Ultrathin-Body MOSFETs and Mitigation Measures [J].
Sant, Saurabh ;
Aguirre, Paulina ;
Hahn, Herwig ;
Deshpande, Veeresh ;
Czornomaz, Lukas ;
Schenk, Andreas .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2018, 65 (06) :2578-2584
[17]   Sub-Thermal Subthreshold Characteristics in Top-Down InGaAs/InAs Heterojunction Vertical Nanowire Tunnel FETs [J].
Zhao, Xin ;
Vardi, Alon ;
del Alamo, Jesus A. .
IEEE ELECTRON DEVICE LETTERS, 2017, 38 (07) :855-858