Sub-Thermionic Scalable III-V Tunnel Field-Effect Transistors Integrated on Si (100)

被引:10
作者
Convertino, C. [1 ]
Zota, C. B. [1 ]
Baumgartner, Y. [1 ]
Staudinger, P. [1 ]
Sousa, M. [1 ]
Mauthe, S. [1 ]
Caimi, D. [1 ]
Czornomaz, L. [1 ]
Ionescu, A. M. [2 ]
Moselund, K. E. [1 ]
机构
[1] IBM Res Zurich, Saumerstr 3, Ruschlikon, Switzerland
[2] Ecole Polytech Fed Lausanne EPFL, Lausanne, Switzerland
来源
2019 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM) | 2019年
关键词
D O I
10.1109/iedm19573.2019.8993610
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We present scalable III-V heterojunction tunnel FETs fabricated using a Si CMOS-compatible FinFET process flow and integrated on Si (100) substrates. The tunneling junction is fabricated through self-aligned selective p(+) GaAsSb raised source epitaxial regrowth on an InGaAs channel. Similarly, the drain is formed by an n(+) InGaAs regrowth. The Si CMOS-compatible fabrication process includes a self-aligned replacement metal gate module, high-k/metal gate, scaled device dimensions and doped extensions, enabling high junction alignment accuracy. The devices exhibit a minimum subthreshold slope of 47 mV/decade, an ION of 1.5 mu A/mu m at I-OFF = 1 nA/mu m and V-DD = 0.3 V, and I-60 of 10 nA/nm. This is the first demonstration of sub-60 mV/decade switching in heterostructure TFETs on Si (100), showing the strong promise of the technology for future advanced logic nodes aiming at low-power applications.
引用
收藏
页数:4
相关论文
共 17 条
[1]  
Ahn D. H., 2018, IEEE S VLSI TECHN
[2]  
Alian A, 2018, 2018 IEEE SYMPOSIUM ON VLSI TECHNOLOGY, P133, DOI 10.1109/VLSIT.2018.8510619
[3]   Tunnel Field-Effect Transistors: Prospects and Challenges [J].
Avci, Uygar E. ;
Morris, Daniel H. ;
Young, Ian A. .
IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2015, 3 (03) :88-95
[4]   III-V heterostructure tunnel field-effect transistor [J].
Convertino, C. ;
Zota, C. B. ;
Schmid, H. ;
Ionescu, A. M. ;
Moselund, K. E. .
JOURNAL OF PHYSICS-CONDENSED MATTER, 2018, 30 (26)
[5]  
Convertino C., 2018, ESSDERC, P162
[6]  
Convertino C., 2018, IEEE IEDM
[7]  
Cutaia D., 2015, IEEE VLSI
[8]   Towards large size substrates for III-V co-integration made by direct wafer bonding on Si [J].
Daix, N. ;
Uccelli, E. ;
Czornomaz, L. ;
Caimi, D. ;
Rossel, C. ;
Sousa, M. ;
Siegwart, H. ;
Marchiori, C. ;
Hartmann, J. M. ;
Shiu, K. -T. ;
Cheng, C. -W. ;
Krishnan, M. ;
Lofaro, M. ;
Kobayashi, M. ;
Sadana, D. ;
Fompeyrine, J. .
APL MATERIALS, 2014, 2 (08)
[9]  
Del Alamo J. A., 2011, NATURE, V479, P317
[10]  
Dewey G., 2011, IEEE IEDM