Power/performance advantages of victim buffer in high-performance processors

被引:5
|
作者
Albera, G [1 ]
Bahar, RI [1 ]
机构
[1] Politecn Torino, Dipartimento Automat & Informat, I-10129 Turin, Italy
来源
IEEE ALESSANDRO VOLTA MEMORIAL WORKSHOP ON LOW-POWER DESIGN, PROCEEDINGS | 1999年
关键词
D O I
10.1109/LPD.1999.750402
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we propose several different data cache configurations and analyze their power as well as performance implications on the processor. Unlike most existing work in low power microprocessor design, we explore a high performance processor with the latest innovations for performance. Using a detailed, architectural-level simulator, we evaluate full system performance using several different power/performance sensitive cache configurations. We then use the information obtained from the simulator to calculate the energy consumption of the memory hierarchy of the system. We show that victim buffer offers improved cache energy consumption over other techniques (10% compared to 3.8%), while at the same time provides comparable performance gains(3.54% compared to 3.45%).
引用
收藏
页码:43 / 51
页数:9
相关论文
共 50 条
  • [21] Power Regulation in High Performance Multicore Processors
    Chen, X.
    Wardi, Y.
    Yalamanchili, S.
    2017 IEEE 56TH ANNUAL CONFERENCE ON DECISION AND CONTROL (CDC), 2017,
  • [22] Branch predictor prediction: A power-aware branch predictor for high-performance processors
    Baniasadi, A
    Moshovos, A
    ICCD'2002: IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 2002, : 458 - 461
  • [23] Controlling the power and area of neural branch predictors for practical implementation in high-performance processors
    Jimenez, Daniel A.
    Loh, Gabriel H.
    SBAC-OAD 2006: 18TH INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND HIGH PERFORMANCE COMPUTING, 2006, : 55 - +
  • [24] Power-aware register renaming in high-performance processors using compiler support
    Ayala, JL
    López-Vallejo, M
    Veidenbaum, A
    INNOVATIVE ARCHITECTURE FOR FUTURE GENERATION HIGH-PERFORMANCE PROCESSORS AND SYSTEMS, PROCEEDINGS, 2004, : 20 - 27
  • [25] 3D Stacking of High-Performance Processors
    Emma, Philip
    Buyuktosunoglu, Alper
    Healy, Michael
    Kailas, Krishnan
    Puente, Valentin
    Yu, Roy
    Hartstein, Allan
    Bose, Pradip
    Moreno, Jaime
    2014 20TH IEEE INTERNATIONAL SYMPOSIUM ON HIGH PERFORMANCE COMPUTER ARCHITECTURE (HPCA-20), 2014, : 500 - 511
  • [26] Securing Network Processors with High-Performance Hardware Monitors
    Wolf, Tilman
    Chandrikakutty, Harikrishnan Kumarapillai
    Hu, Kekai
    Unnikrishnan, Deepak
    Tessier, Russell
    IEEE TRANSACTIONS ON DEPENDABLE AND SECURE COMPUTING, 2015, 12 (06) : 652 - 664
  • [27] Efficient Register Renaming and Recovery for High-Performance Processors
    Petit, Salvador
    Ubal, Rafael
    Sahuquillo, Julio
    Lopez, Pedro
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (07) : 1506 - 1514
  • [28] QoS for high-performance smt processors in embedded systems
    Cazorla, FJ
    Ramirez, A
    Valero, M
    Knijnenburg, PMW
    Sakellariou, R
    Fernández, E
    IEEE MICRO, 2004, 24 (04) : 24 - 31
  • [29] A Hybrid Branch Prediction Approach For High-Performance Processors
    Nain S.
    Chaudhary P.
    Recent Advances in Computer Science and Communications, 2022, 15 (06) : 883 - 889