An incomplete settling technique for pipelined analog-to-digital converters

被引:1
作者
Li, Fule [1 ]
Wang, Zhihua [1 ]
Li, Dongmei [2 ]
机构
[1] Tsinghua Univ, Inst Microelect, Beijing 100084, Peoples R China
[2] Tsinghua Univ, Dept Elect Engn, Beijing 100084, Peoples R China
来源
2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11 | 2007年
基金
中国国家自然科学基金;
关键词
D O I
10.1109/ISCAS.2007.378529
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
This paper presents an incomplete settling design technique for switched-capacitor pipelined analog-to-digital converters (ADCs) to improve conversion rate. An improved multiplying digital-to-analog converter (MDAC) is introduced to eliminate the memory effect between adjacent samples in the conventional MDAC with insufficient settling time. The repeatable interstage gain error and nonlinearity due to incomplete settling are then corrected by a digital background calibration scheme. Behavioral simulations of two 13-bit incomplete settling ADCs, one with the improved MDACs and the other with the conventional MDACs, are performed in MATLAB to verify the proposed technique. The simulation results show that, the first ADC has an almost undegraded dynamic performance until the settling time decreases to 30% of the complete settling time, and at the point of 30% complete settling time, the improvement of SNDR and SFDR over the second one is 36.2dB and 52.4dBc, respectively.
引用
收藏
页码:3590 / +
页数:2
相关论文
共 50 条
[21]   Analysis of INL in radix-4 pipelined analog-to-digital converters [J].
Farshidi, E. ;
Rahmani, N. .
International Journal of Engineering, Transactions A: Basics, 2015, 28 (04) :560-569
[22]   ANALOG-TO-DIGITAL CONVERTERS [J].
SANTEN, J .
DESIGN NEWS, 1977, 33 (21) :78-&
[23]   ANALOG-TO-DIGITAL CONVERTERS [J].
GROMOGLASOV, NM ;
SUDIN, SL ;
SUDINA, LI .
INSTRUMENTS AND EXPERIMENTAL TECHNIQUES, 1977, 20 (01) :96-99
[24]   Analog-to-digital converters [J].
Le, B ;
Rondeau, TW ;
Reed, JH ;
Bostian, CW .
IEEE SIGNAL PROCESSING MAGAZINE, 2005, 22 (06) :69-77
[25]   Least mean square adaptive digital background calibration of pipelined analog-to-digital converters [J].
Chiu, Y ;
Tsang, CW ;
Nikolic, B ;
Gray, PR .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2004, 51 (01) :38-46
[26]   A novel autozeroing technique for flash Analog-to-Digital converters [J].
Marquez, F. ;
Munoz, F. ;
Carvajal, R. G. ;
Garcia-Oya, J. R. ;
Lopez-Morillo, E. ;
Torralba, A. ;
Galan, J. .
INTEGRATION-THE VLSI JOURNAL, 2014, 47 (01) :23-29
[27]   A systematic error model of high-resolution pipelined analog-to-digital converters [J].
Chen, Tingqian ;
Yao, Bingkun ;
Xu, Jun ;
Ren, Junyan .
IEEE MWSCAS'06: PROCEEDINGS OF THE 2006 49TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, 2006, :158-+
[28]   Power Dissipation Limits of CBSC-Based Pipelined Analog-to-Digital Converters [J].
Zamani, Majid ;
Eder, Clemens ;
Demosthenous, Andreas .
2013 IFIP/IEEE 21ST INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2013, :352-357
[29]   Continuous-Time Pipelined Analog-to-Digital Converters: A Mini-Tutorial [J].
Pavan, Shanthi ;
Shibata, Hajime .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2021, 68 (03) :810-815
[30]   Analysis of Integral Nonlinearity in Radix-4 Pipelined Analog-to-Digital Converters [J].
Farshidi, E. ;
Rahmani, N. .
INTERNATIONAL JOURNAL OF ENGINEERING, 2015, 28 (04) :546-552