A 1300-V 0.34-Ω . cm2 Partial SOI LDMOSFET With Novel Dual Charge Accumulation Layers

被引:29
作者
Elahipanah, Hossein [1 ]
Orouji, Ali A. [1 ]
机构
[1] Semnan Univ, Dept Elect Engn, Semnan 35195363, Iran
关键词
Breakdown voltage (BV); charge accumulation (CA) layer; electric field; lateral double-diffused metal-oxide-semiconductor field-effect transistor (LDMOSFET); partial silicon-on-insulator (PSOI); self-heating effect (SHE); specific on-resistance (R-on; R-sp); BREAKDOWN VOLTAGE; ON-RESISTANCE; ELECTRIC-FIELD; POWER MOSFETS; TEMPERATURE; TRANSISTORS; IMPROVEMENT;
D O I
10.1109/TED.2010.2050100
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, for the first time, a novel power partial silicon-on-insulator (PSOI) lateral double-diffused metal-oxide-semiconductor (LDMOS) field-effect transistor is proposed with dual p(-) and n(-) charge accumulation (CA) layers near the source and the drain (DCAL-PSOI). Two new high electric field peaks are introduced by the two p(-) and n(-) CA layers in the proposed structure. Hence, a more uniform electric field is obtained due to modulation of the electric field in the drift region by the charges located in the p(-) and n(-) CA layers and buried oxide surface. Therefore, the vertical breakdown voltage (BV) is significantly improved by reducing the high bulk electric field around the source and drain regions. The influences of the proposed structure parameters on device characteristics are analyzed. For the DCAL-PSOI LDMOS with a 120-mu m drift region length, the maximum BV of 1317 V is obtained by the simulation, while at the same drift region length, the maximum BVs of the conventional PSOI (C-PSOI) and conventional silicon-on-insulator (C-SOI) devices are 628 and 330 V, respectively. Moreover, the device exhibits a superior specific on-resistance (R-on,R-sp) of 0.34 Omega . cm(2), which shows that the on-resistance of the optimized DCAL-PSOI are decreased by 91%-95% in comparison to the C-PSOI. The superior BV and R-on,R-sp yield to a power figure of merit (BV2/R-on,R-sp) of 5.1MW/cm(2). Also, the Si window alleviates the self-heating effect, and the maximum temperature of the proposed structure reduces as compared with the C-PSOI and C-SOI devices.
引用
收藏
页码:1959 / 1965
页数:7
相关论文
共 36 条
[1]  
[Anonymous], 2006, P ISPSD, DOI DOI 10.1109/ISPSD.2006.1666145
[2]  
Apples J., 1979, IEEE INT ELECT DEVIC, V10, P238
[3]   LDMOS in SOI technology with very-thin silicon film [J].
Bawedin, M ;
Renaux, C ;
Flandre, D .
SOLID-STATE ELECTRONICS, 2004, 48 (12) :2263-2270
[4]   Mechanism and improvement of on-resistance degradation induced by avalanche breakdown in lateral DMOS transistors [J].
Chen, Jone F. ;
Lee, J. R. ;
Wu, Kuo-Ming ;
Huang, Tsung-Yi ;
Liu, C. A. .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2008, 55 (08) :2259-2262
[5]   A novel double RESURF LDMOS and a versatile JFET device used as internal power supply and current detector for SPIC [J].
Chen, Wanjun ;
Zhang, Bo ;
Li, Zhaoji .
MICROELECTRONICS JOURNAL, 2006, 37 (07) :574-578
[6]  
Chen XB, 2001, IEEE T ELECTRON DEV, V48, P344
[7]   Superjunction power LDMOS on partial SOI platform [J].
Chen, Yu ;
Buddharaju, Kavitha D. ;
Liang, Yung C. ;
Samudra, Ganesh S. ;
Feng, Han Hua .
PROCEEDINGS OF THE 19TH INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES AND ICS, 2007, :177-+
[8]   A novel 1200-V LDMOSFET with floating buried layer in substrate [J].
Cheng, Jianbing ;
Zhang, Bo ;
Li, Zhaoji .
IEEE ELECTRON DEVICE LETTERS, 2008, 29 (06) :645-647
[9]   Breakdown voltage and on-resistance of multi-RESURF LDMOS [J].
Choi, EK ;
Choi, YI ;
Chung, SK .
MICROELECTRONICS JOURNAL, 2003, 34 (5-8) :683-686
[10]  
Disney DR, 2001, ISPSD'01: PROCEEDINGS OF THE 13TH INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES & ICS, P399, DOI 10.1109/ISPSD.2001.934638