Gate stack engineering to enhance high-κ/metal gate reliability for DRAM I/O applications

被引:0
|
作者
O'Sullivan, B. J. [1 ]
Ritzenthaler, R. [1 ]
Simoen, E. [1 ]
Litta, E. Dentoni [1 ]
Schram, T. [1 ]
Chasin, A. [1 ]
Linten, D. [1 ]
Horiguchi, N. [1 ]
Machkaoutsan, V. [2 ]
Fazan, P. [2 ]
Ji, Y. [3 ]
机构
[1] IMEC, Leuven, Belgium
[2] Micron Technol Belgium, Leuven, Belgium
[3] SK Hynix, 2091 Gyeongchung Daero, Icheon Si, Gyeonggi Do, South Korea
来源
2017 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS) | 2017年
关键词
DRAM I/O; gate dielectric stack; Negative Bias Temperature Instability; reliability; Threshold Voltage; METAL-GATE; IMPACT;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Continued scaling of DRAM technologies has required a limitation of the power dissipation from the peripheral region of the chip, while downscaling transistor oxide thickness and gate length. One route to enable further scaling, while circumventing excessive leakage currents, is the integration of high-kappa metal-gate (HKMG) stacks into periphery and high-voltage DRAM I/O devices. Being the peripheral region favours a gate first flow, which introduces significant reliability challenges, with the Negative Bias Temperature Instabilities (NBTI) in pMOS I/O devices severely degraded. We present and rationalise a dramatic improvement in NBTI robustness resulting from fluorine incorporation in the high-kappa layer or application of TaN electrodes. It is shown that these process sequences enable a reduction of bulk and interface defects which are present in the case of high-kappa/metal gate samples, thereby demonstrating performance comparable to the current polysilicon/SiO2 workhorse.
引用
收藏
页数:5
相关论文
共 50 条
  • [22] Complex High-κ Oxides for Gate Dielectric Applications
    Ahadi, Kaveh
    Cadien, Ken
    JOURNAL OF ELECTRONIC MATERIALS, 2022, 51 (09) : 5058 - 5064
  • [23] Complex High-κ Oxides for Gate Dielectric Applications
    Kaveh Ahadi
    Ken Cadien
    Journal of Electronic Materials, 2022, 51 : 5058 - 5064
  • [24] Impact of metal wet etch on device characteristics and reliability for dual metal gate/high-κ CMOS
    Zhang, Zhibo
    Hussain, Muhammad Mustafa
    Bae, Sang Ho
    Song, S. C.
    Lee, Byoung Hun
    2006 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS - 44TH ANNUAL, 2006, : 388 - +
  • [25] Unipolar recovery of dielectric breakdown in fully silicided high-κ gate stack devices and its reliability implications
    Raghavan, N.
    Pey, K. L.
    Liu, W. H.
    Wu, X.
    Li, X.
    APPLIED PHYSICS LETTERS, 2010, 96 (14)
  • [26] ALD metal-gate/high-κ gate stack for Si and Si0.7Ge0.3 surface-channel pMOSFETs
    Wu, D
    Persson, S
    Lindgren, AC
    Sjöblom, G
    Hellström, PE
    Olsson, J
    Zhang, SL
    Östling, M
    Vainonen-Ahlgren, E
    Tois, E
    Li, WM
    Tuominen, M
    ESSDERC 2003: PROCEEDINGS OF THE 33RD EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, 2003, : 263 - 266
  • [27] Notched-gate pMOSFET with ALD TiN/high-κ gate stack formed by selective wet etching
    Wu, D
    Lu, J
    Hellström, PE
    Östling, M
    Zhang, SL
    ELECTROCHEMICAL AND SOLID STATE LETTERS, 2004, 7 (10) : G228 - G230
  • [28] An Analog Perspective on Device Reliability in 32nm High-κ Metal Gate Technology
    Chouard, Florian Raoul
    More, Shailesh
    Fulde, Michael
    Schmitt-Landsiedel, Doris
    2011 IEEE 14TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS (DDECS), 2011, : 65 - 70
  • [29] Fabrication and Electrical Characterization of MONOS Memory with Novel High-κ Gate Stack
    Liu, L.
    Xu, J. P.
    Chan, C. L.
    Lai, P. T.
    2009 IEEE INTERNATIONAL CONFERENCE OF ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC 2009), 2009, : 521 - +
  • [30] Reliability of High-k Gate Stack on Transparent Gate Recessed Channel (TGRC) MOSFET
    Kumar, Ajay
    Kaur, Divya
    Tripathi, M. M.
    Chaujar, Rishu
    2017 INTERNATIONAL CONFERENCE ON MICROELECTRONIC DEVICES, CIRCUITS AND SYSTEMS (ICMDCS), 2017,