Design of sub-10-picoseconds on-chip time measurement circuit

被引:22
作者
Abas, MA [1 ]
Russell, G [1 ]
Kinniment, DJ [1 ]
机构
[1] Newcastle Univ, Dept Elect & Elect Engn, Newcastle Upon Tyne NE1 7RU, Tyne & Wear, England
来源
DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS | 2004年
关键词
D O I
10.1109/DATE.2004.1268980
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The rapid pace of change in IC technology, specifically in speed of operation, demands sophisticated design solutions for IC testing methodologies. Moreover, the current technology of System-on-chip (SOC) makes great demands for testing internal speed accurately as the limitation on accessing internal nodes using I/O pins becomes more difficult. This paper presents two high-resolution time measurement schemes for digital BIST applications, namely: Two-Delay Interpolation Method (TDIM) and Time Amplifier. The two schemes are combined to produce a completely new design for BIST time measurement which offers two main advantages: a low range of timing measurement which has never been achieved before, and a small size of layout occupying 0.2 mm(2) or equivalent to 3020 transistors. These two features are undoubtedly compatible with present highspeed SOC design architectures.
引用
收藏
页码:804 / 809
页数:6
相关论文
共 5 条
[1]   Time difference amplifier [J].
Abas, AM ;
Bystrov, A ;
Kinniment, DJ ;
Maevsky, OV ;
Russell, G ;
Yakovlev, AV .
ELECTRONICS LETTERS, 2002, 38 (23) :1437-1438
[2]   Design and analysis of a portable high-speed clock generator [J].
Hsu, TY ;
Wang, CC ;
Lee, CY .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 2001, 48 (04) :367-375
[3]   THE USE OF STABILIZED CMOS DELAY-LINES FOR THE DIGITIZATION OF SHORT-TIME INTERVALS [J].
RAHKONEN, TE ;
KOSTAMOVAARA, JT .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1993, 28 (08) :887-894
[4]  
SUMNER RL, 2000, Patent No. 6137749
[5]  
Tabatabaei S, 2002, IEEE DES TEST COMPUT, V19, P24