Systematic design for optimization of high-speed self-calibrated pipelined A/D converters

被引:44
作者
Goes, J [1 ]
Vital, JC [1 ]
Franca, JE [1 ]
机构
[1] Univ Tecn Lisboa, Ctr Microsyst, Integrated Circuits & Syst Grp, Inst Super Tecn, P-1096 Lisbon, Portugal
关键词
D O I
10.1109/82.746663
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
High-speed pipelined analog-digital converters have been previously considered using optimum 1-bit per stage architectures that typically can attain untrimmed resolution of up to 10 bits. Conversion resolutions higher than 10 bits can only be achieved if calibration techniques are employed. In this case, however, this paper demonstrates that multibit, rather than single-bit resolution-per-stage architectures have to be considered for optimizing the resulting area and power dissipation while minimizing stringent requirements of the constituting building blocks, Such optimization is achieved through a systematic design process that takes into account physical limitations for practical integrated circuit implementation, including thermal noise and capacitor matching accuracy, The impact of the selected pipelined configuration in the self-calibration requirements as well as in the practical feasibility of the active components is analyzed. An example is presented to consolidate the relevant conclusions.
引用
收藏
页码:1513 / 1526
页数:14
相关论文
共 31 条
[11]   A SELF-CALIBRATING 15 BIT CMOS A/D CONVERTER [J].
LEE, HS ;
HODGES, DA ;
GRAY, PR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1984, 19 (06) :813-819
[12]   DIGITAL-DOMAIN CALIBRATION OF MULTISTEP ANALOG-TO-DIGITAL CONVERTERS [J].
LEE, SH ;
SONG, BS .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (12) :1679-1688
[13]  
LEE SH, 1993, 1993 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS : PROCEEDINGS, VOLS 1-4 ( ISCAS 93 ), P1216, DOI 10.1109/ISCAS.1993.393947
[14]  
LEWIS DC, 1992, FELINE PRACT, V20, P27
[15]   OPTIMIZING THE STAGE RESOLUTION IN PIPELINED, MULTISTAGE, ANALOG-TO-DIGITAL CONVERTERS FOR VIDEO-RATE APPLICATIONS [J].
LEWIS, SH .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1992, 39 (08) :516-523
[16]   A 13-B 2.5-MHZ SELF-CALIBRATED PIPELINED A/D CONVERTER IN 3-MU-M CMOS [J].
LIN, YM ;
KIM, B ;
GRAY, PR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1991, 26 (04) :628-636
[17]   GLOBAL DESIGN OF ANALOG CELLS USING STATISTICAL OPTIMIZATION TECHNIQUES [J].
MEDEIRO, F ;
RODRIGUEZMACIAS, R ;
FERNANDEZ, FV ;
DOMINGUEZCASTRO, R ;
HUERTAS, JL ;
RODRIGUEZVAZQUEZ, A .
ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 1994, 6 (03) :179-195
[18]  
Nakaya M., 1986, Transactions of the Institute of Electronics and Communication Engineers of Japan, Part C, VJ69C, P237
[19]   DESIGN TECHNIQUES FOR HIGH-SPEED, HIGH-RESOLUTION COMPARATORS [J].
RAZAVI, B ;
WOOLEY, BA .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (12) :1916-1926
[20]   A 12-B 5-MSAMPLE/S 2-STEP CMOS A/D CONVERTER [J].
RAZAVI, B ;
WOOLEY, BA .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (12) :1667-1678