Integrated Modulation of Dual-Parallel Three-Level Inverters With Reduced Common Mode Voltage and Circulating Current

被引:17
作者
Li, Weiwei [1 ]
Zhang, Xueguang [1 ]
Zhang, Feiyu [1 ]
Zhang, Siyuan [1 ]
Fu, Zhichao [2 ]
Wang Gaolin [1 ]
Xu Dianguo [1 ]
机构
[1] Harbin Inst Technol, Dept Elect Engn, Harbin 150001, Peoples R China
[2] Guangzhou Power Supply Bureau Guangdong Power Gri, Guangzhou 511400, Guangdong, Peoples R China
基金
中国国家自然科学基金;
关键词
Inverters; Modulation; Switches; Distortion; Phase modulation; Aerospace electronics; Topology; Common mode voltage (CMV); dual-parallel three-level inverters; interleaved modulation; space vector modulation; zero-sequence circulating current (ZSCC); SOURCE CONVERTER; LEAKAGE CURRENT; CURRENT RIPPLE; EMI FILTER; REDUCTION; 3-PHASE; SCHEME; MINIMIZATION;
D O I
10.1109/TPEL.2021.3085596
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Many reduced common mode voltage (CMV) modulation methods have been proposed for three-level inverters. However, most of them suffer from large current distortion because only part of the available base vectors is utilized. The interleaved paralleling can reduce both CMV and the output current distortion, though the CMV reduction is limited and large zero-sequence circulating current (ZSCC) is inevitably caused by the phase-shifted carriers. To further reduce the CMV while maintaining smaller current distortion and ZSCC, a five-level reduced CMV (RCMV) modulation method is proposed in this article, which treats the parallel inverters as a whole. Theoretical analysis reveals that the integrated modulation provides additional base vectors that contribute to smaller total harmonic distortion (THD) of the current, and the selected vectors ensure the nearest-three-vector synthesis and half-reduced CMV. The switching sequences design and neutral point balancing strategy are also developed for dual-parallel three-level inverters, ensuring that the average circulating current is zero and the neutral point voltage is balanced, which are both critical to the proper operation of parallel inverters. Superior performance in terms of CMV, THD, and ZSCC provided by the proposed method in comparison with conventional modulation is verified by comprehensive simulation and experimental results.
引用
收藏
页码:13332 / 13344
页数:13
相关论文
共 37 条
  • [21] A Five-Level Space Vector Modulation Scheme for Parallel Operated Three-Level Inverters With Reduced Line Current Distortion
    Li, Weiwei
    Zhang, Xueguang
    Zhuang, Yanyuan
    Zhang, Guoqiang
    Wang, Gaolin
    Xu, Dianguo
    [J]. IEEE TRANSACTIONS ON POWER ELECTRONICS, 2020, 35 (10) : 11235 - 11249
  • [22] Simultaneous Common-Mode Resonance Circulating Current and Leakage Current Suppression for Transformerless Three-Level T-Type PV Inverter System
    Li, Xiaoyan
    Xing, Xiangyang
    Zhang, Chenghui
    Chen, Alian
    Qin, Changwei
    Zhang, Guangxian
    [J]. IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2019, 66 (06) : 4457 - 4467
  • [23] Reduction of Common-Mode Voltage in Multiphase Two-Level Inverters Using SPWM With Phase-Shifted Carriers
    Liu, Zicheng
    Zheng, Zedong
    Sudhoff, Scott D.
    Gu, Chunyang
    Li, Yongdong
    [J]. IEEE TRANSACTIONS ON POWER ELECTRONICS, 2016, 31 (09) : 6631 - 6645
  • [24] A Preprocessed PWM Scheme for Three-Limb Core Coupled Inductor Inverters
    Perera, Nirmana
    Ul Haque, A. R. N. M. Reaz
    Salmon, John
    [J]. IEEE TRANSACTIONS ON INDUSTRY APPLICATIONS, 2016, 52 (05) : 4208 - 4217
  • [25] A Space Vector Modulation Scheme of the Quasi-Z-Source Three-Level T-Type Inverter for Common-Mode Voltage Reduction
    Qin, Changwei
    Zhang, Chenghui
    Chen, Alian
    Xing, Xiangyang
    Zhang, Guangxian
    [J]. IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2018, 65 (10) : 8340 - 8350
  • [26] Phase-Disposition PWM Based 2DoF-Interleaving Scheme for Minimizing High Frequency ZSCC in Modular Parallel Three-Level Converters
    Quan, Zhongyi
    Li, Yun Wei
    [J]. IEEE TRANSACTIONS ON POWER ELECTRONICS, 2019, 34 (11) : 10590 - 10599
  • [27] Impact of PWM Schemes on the Common-Mode Voltage of Interleaved Three-Phase Two-Level Voltage Source Converters
    Quan, Zhongyi
    Li, Yun Wei
    [J]. IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2019, 66 (02) : 852 - 864
  • [28] A Three-Level Space Vector Modulation Scheme for Paralleled Converters to Reduce Circulating Current and Common-Mode Voltage
    Quan, Zhongyi
    Li, Yun Wei
    [J]. IEEE TRANSACTIONS ON POWER ELECTRONICS, 2017, 32 (01) : 703 - 714
  • [29] A Novel Carrier-Based Hybrid PWM Technique for Minimization of Line Current Ripple in Two Parallel Interleaved Two-Level VSIs
    Shukla, Kapil
    Malyala, Varun
    Maheshwari, Ramkrishan
    [J]. IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2018, 65 (03) : 1908 - 1918
  • [30] SMA Solar Technology, CAP LEAK CURR CAP LEAK CURR