High aspect ratio silicon etch: A review

被引:554
作者
Wu, Banqiu [1 ]
Kumar, Ajay [1 ]
Pamarthy, Sharma [1 ]
机构
[1] Appl Mat Inc, Sunnyvale, CA 94085 USA
关键词
ELECTRON-BEAM LITHOGRAPHY; THROUGH-SILICON; PROFILE CONTROL; DEEP TRENCH; SINGLE-MASK; MU-M; FABRICATION; SI; BOSCH; MICROSTRUCTURES;
D O I
10.1063/1.3474652
中图分类号
O59 [应用物理学];
学科分类号
摘要
High aspect ratio (HAR) silicon etch is reviewed, including commonly used terms, history, main applications, different technological methods, critical challenges, and main theories of the technologies. Chronologically, HAR silicon etch has been conducted using wet etch in solution, reactive ion etch (RIE) in low density plasma, single-step etch at cryogenic conditions in inductively coupled plasma (ICP) combined with RIE, time-multiplexed deep silicon etch in ICP-RIE configuration reactor, and single-step etch in high density plasma at room or near room temperature. Key specifications are HAR, high etch rate, good trench sidewall profile with smooth surface, low aspect ratio dependent etch, and low etch loading effects. Till now, time-multiplexed etch process is a popular industrial practice but the intrinsic scalloped profile of a time-multiplexed etch process, resulting from alternating between passivation and etch, poses a challenge. Previously, HAR silicon etch was an application associated primarily with microelectromechanical systems. In recent years, through-silicon-via (TSV) etch applications for three-dimensional integrated circuit stacking technology has spurred research and development of this enabling technology. This potential large scale application requires HAR etch with high and stable throughput, controllable profile and surface properties, and low costs. (C) 2010 American Institute of Physics. [doi: 10.1063/1.3474652]
引用
收藏
页数:20
相关论文
共 147 条
  • [1] Cryogenic etching of deep narrow trenches in silicon
    Aachboun, S
    Ranson, P
    Hilbert, C
    Boufnichel, M
    [J]. JOURNAL OF VACUUM SCIENCE & TECHNOLOGY A-VACUUM SURFACES AND FILMS, 2000, 18 (04): : 1848 - 1852
  • [2] Deep anisotropic etching of silicon
    Aachboun, S
    Ranson, P
    [J]. JOURNAL OF VACUUM SCIENCE & TECHNOLOGY A-VACUUM SURFACES AND FILMS, 1999, 17 (04): : 2270 - 2273
  • [3] APPELS JA, 1970, PHILIPS RES REP, V25, P118
  • [4] AYAZI F, 1998, 11 IEEE ASME INT WOR, P621
  • [5] Characterization of a time multiplexed inductively coupled plasma etcher
    Ayón, AA
    Braff, R
    Lin, CC
    Sawin, HH
    Schmidt, MA
    [J]. JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 1999, 146 (01) : 339 - 349
  • [6] BAHREYNI B, 2002, IEEE CAN C ELCT COMP, V1, P12
  • [7] LOW-TEMPERATURE ETCHING OF SI IN HIGH-DENSITY PLASMA USING SF6/O-2
    BARTHA, JW
    GRESCHNER, J
    PUECH, M
    MAQUIN, P
    [J]. MICROELECTRONIC ENGINEERING, 1995, 27 (1-4) : 453 - 456
  • [9] ANISOTROPIC ETCHING OF SILICON
    BEAN, KE
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 1978, 25 (10) : 1185 - 1193
  • [10] Kinetics and crystal orientation dependence in high aspect ratio silicon dry etching
    Blauw, MA
    Zijlstra, T
    Bakker, RA
    van der Drift, E
    [J]. JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2000, 18 (06): : 3453 - 3461