Optimisation of on-chip design-for-test infrastructure for maximal multi-site test throughput

被引:15
作者
Goel, SK [1 ]
Marinissen, EJ [1 ]
机构
[1] Philips Res Labs, IC Design, Digital Design & Test, NL-5656 AA Eindhoven, Netherlands
来源
IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES | 2005年 / 152卷 / 03期
关键词
D O I
10.1049/ip-cdt:20050046
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Multi-site testing is a popular and effective way to increase test throughput and reduce test costs. The authors pro\pose a test flow with large multi-site testing during wafer test, enabled by a narrow SOC-ATE test interface, and relatively small multi-site testing during final (packaged-IC) test, in which all SOC pins need to be contacted. They present a throughput model for multi-site testing, valid for both wafer test and final test, which considers the effects of test time, index time, abort-on-fail and re-test after contact fails. Conventional multi-site testing requires sufficient ATE channels to allow testing of multiple SOCs in parallel. Instead, a given fixed ATE is assumed, and for a given SOC they design and optimise the on-chip design-for-test infrastructure, in order to maximise the throughput during wafer test. The on-chip DfT consists of an E-RPCT wrapper, and, for modularly tested SOCs, module wrappers and TAMs. Subsequently, for the designed test infrastructure, they also maximise the test throughput for final test by tuning its multi-site number. Finally, they present experimental results for the ITC'02 SOC Test Benchmarks and a complex Philips SOC.
引用
收藏
页码:442 / 456
页数:15
相关论文
共 50 条
  • [11] Implementation of a design-for-test architecture for asynchronous Networks-on-Chip
    Tran, Xuan-Tu
    Durupt, Jean
    Thonnart, Yvain
    Bertrand, Francois
    Beroulle, Vincent
    Robach, Chantal
    NOCS 2007: FIRST INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP, PROCEEDINGS, 2007, : 216 - 216
  • [12] LNA design for on-chip RIF test
    Ramzan, Rashad
    Zou, Lei
    Dibrowski, Jerzy
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 4236 - +
  • [13] A Comprehensive Design-for-Test Infrastructure in the Context of Security-Critical Applications
    Saeed, Samah Mohamed
    Sinanoglu, Ozgur
    IEEE DESIGN & TEST, 2017, 34 (01) : 57 - 64
  • [14] Test economics for multi-site test with modern cost reduction techniques
    Volkerink, EH
    Khoche, A
    Rivoir, J
    Hilliges, KD
    20TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2002, : 411 - 416
  • [15] Combining Adaptive Alternate Test and Multi-Site
    Leger, Gildas
    2015 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2015, : 1389 - 1394
  • [16] A design-for-test implementation of an asynchronous network-on-chip architecture and its associated test pattern generation and application
    Tran, Xuan-Tu
    Thonnart, Yvain
    Durupt, Jean
    Beroulle, Vincent
    Robach, Chantal
    NOCS 2008: SECOND IEEE INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP, PROCEEDINGS, 2007, : 149 - +
  • [17] Multi-site evaluation of a new home test for fructosamine
    Deeb, LC
    Callahan, P
    DIABETES, 2000, 49 : A356 - A356
  • [18] Address RF Multi-site Test Efficiency Challenge
    Ge, Liang
    CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE 2010 (CSTIC 2010), 2010, 27 (01): : 191 - 196
  • [19] ON-CHIP TEST DESIGN GETS CLOSE TO ZERO DOPANTS
    GOSCH, J
    ELECTRONICS-US, 1985, 58 (45): : 17 - 18
  • [20] Design-for-test approach of an asynchronous network-on-chip architecture and its associated test pattern generation and application
    Tran, X. -T.
    Thonnart, Y.
    Durupt, J.
    Beroulle, V.
    Robach, C.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2009, 3 (05) : 487 - 500