Alias Rejection of Continuous-Time ΔΣ Modulators With Switched-Capacitor Feedback DACs

被引:39
作者
Pavan, Shanthi [1 ]
机构
[1] Indian Inst Technol, Dept Elect Engn, Madras 600036, Tamil Nadu, India
关键词
Aliasing; analog-digital (A/D) conversion; anti-aliasing; assisted opamp; continuous-time; digital-to-analog conversion (DAC); feedforward; NRZ; oversampling; rejection; sigma-delta; switched capacitor; time varying; CLOCK JITTER; ADC;
D O I
10.1109/TCSI.2010.2071930
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Continuous-time Delta Sigma modulators (CTDSMs) with switched-capacitor (SC) feedback digital-to-analog converters (DACs) are relatively less sensitive to clock jitter when compared to converters that use non-return-to-zero feedback DACs. However, as we show in this paper, using an SC DAC can seriously compromise the alias rejection of the modulator, thereby nullifying one of the principal advantages of continuous-time operation. We give an intuitive understanding, as well as an analytical basis, for computing the signal transfer function of CTDSMs with SC DACs. We propose power-efficient circuit techniques to improve alias rejection in such modulators and give experimental results that illustrate some of our ideas.
引用
收藏
页码:233 / 243
页数:11
相关论文
共 16 条
[1]   A Fifth-Order Gm-C Continuous-Time ΔΣ Modulator With Process-Insensitive Input Linear Range [J].
Aiba, Yusuke ;
Tomioka, Koji ;
Nakashima, Yuta ;
Hamashita, Koichi ;
Song, Bang-Sup .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (09) :2381-2391
[2]   Design and Measurement of a CT ΔΣ ADC With Switched-Capacitor Switched-Resistor Feedback [J].
Anderson, Martin ;
Sundstrom, Lars .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (02) :473-483
[3]   Clock jitter and quantizer metastability in continuous-time delta-sigma modulators [J].
Cherry, JA ;
Snelgrove, WM .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 1999, 46 (06) :661-676
[4]   EXACT ANALYSIS OF LINEAR CIRCUITS CONTAINING PERIODICALLY OPERATED SWITCHES WITH APPLICATIONS [J].
LIOU, ML .
IEEE TRANSACTIONS ON CIRCUIT THEORY, 1972, CT19 (02) :146-&
[5]   Increased jitter sensitivity in continuous- and discrete-time ΣΔ modulators due to finite OpAmp settling speed [J].
Ortmanns, M ;
Gerfers, F ;
Manoli, Y .
2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, :2543-2546
[6]   A continuous-time ΣΔ modulator with reduced sensitivity to clock jitter through SCR feedback [J].
Ortmanns, M ;
Gerfers, F ;
Manoli, Y .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2005, 52 (05) :875-884
[7]   A continuous-time sigma-delta modulator with switched capacitor controlled current mode feedback [J].
Ortmanns, M ;
Gerfers, F ;
Manoli, Y .
ESSCIRC 2003: PROCEEDINGS OF THE 29TH EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2003, :249-252
[8]  
Ortmanns M., 2006, CONTINUOUS TIME SIGM
[9]   A 0.7-V 870-μW Digital-Audio CMOS Sigma-Delta Modulator [J].
Park, Hyunsik ;
Nam, KiYoung ;
Su, David K. ;
Vleugels, Katelijn ;
Wooley, Bruce A. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (04) :1078-1088
[10]  
Pavan S., 2009, P EUR SOL STAT CIRC, P287