Fast transient low-dropout regulator with undershoot and settling time reduction technique

被引:0
作者
Lee, Sung-Hwan [1 ]
Kwon, Ickjin [1 ]
机构
[1] Ajou Univ, Dept Elect & Comp Engn, Suwon 16499, South Korea
基金
新加坡国家研究基金会;
关键词
CMOS integrated circuits; voltage regulators; low-power electronics; transient response; amplifiers; detector circuits; circuit stability; minimum load current; conventional LDO regulator; undershoot voltage; fast transient low-dropout regulator; settling time reduction technique; fast transient response; feedback capacitor; complicated voltage-spike detection circuit; load transient response; external capacitors; low quiescent current consumption; overshoot voltage reduction; external capacitor-less low-dropout regulator; quiescent current; CMOS process; adaptively biased single-stage error amplifier; gate charging current; gate discharging current; pass transistor; cross-coupled pair; size; 0; 18; mum; current; 3; muA; 1; mA; CAPACITORLESS LDO REGULATOR; MHZ;
D O I
10.1049/iet-cds.2019.0013
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This article proposes an external capacitor-less low-dropout (LDO) regulator with undershoot and settling time reduction technique for fast transient response. In the proposed LDO, a feedback capacitor is applied instead of a complicated voltage-spike detection circuit to reduce undershoot voltage and settling time without consuming additional quiescent current. When an undershoot or overshoot voltage occurs in the load transient response, the undershoot voltage and settling time are reduced by increasing the gate discharging current or gate charging current of the pass transistor by the current flowing through the feedback capacitor. An adaptively biased single-stage error amplifier with a cross-coupled pair is used to improve stability without external capacitors at low quiescent current consumption. The proposed LDO regulator is implemented with a 0.18 mu m CMOS process and consumes a quiescent current of 3.0 mu A at a minimum load current of 0.1 mA. Compared with the conventional LDO regulator, the proposed LDO regulator reduces the undershoot voltage by 53.3% and the settling time by 55.5% without consuming additional quiescent current.
引用
收藏
页码:783 / 786
页数:4
相关论文
共 20 条
[1]   Fast Transient Fully Standard-Cell-Based All Digital Low-Dropout Regulator With 99.97% Current Efficiency [J].
Akram, Muhammad Abrar ;
Hong, Wook ;
Hwang, In-Chul .
IEEE TRANSACTIONS ON POWER ELECTRONICS, 2018, 33 (09) :8011-8019
[2]   A 200-ps-Response-Time Output-Capacitorless Low-Dropout Regulator With Unity-Gain Bandwidth >100 MHz in 130-nm CMOS [J].
Bu, Shi ;
Guo, Jianping ;
Leung, Ka Nang .
IEEE TRANSACTIONS ON POWER ELECTRONICS, 2018, 33 (04) :3232-3246
[3]   A Sub-1 V Transient-Enhanced Output-Capacitorless LDO Regulator With Push-Pull Composite Power Transistor [J].
Chong, Sau Siong ;
Chan, Pak Kwong .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (11) :2297-2306
[4]   A 1.66 mV FOM Output Cap-Less LDO With Current-Reused Dynamic Biasing and 20 ns Settling Time [J].
Desai, Chirag ;
Mandal, Debashis ;
Bakkaloglu, Bertan ;
Kiaei, Sayfe .
IEEE SOLID-STATE CIRCUITS LETTERS, 2018, 1 (02) :50-53
[5]  
Guo J., 2017, ELECTRON LETT, V25, P2360
[6]   A Capacitorless LDO Regulator With Fast Feedback Technique and Low-Quiescent Current Error Amplifier [J].
Kim, Young-il ;
Lee, Sang-sun .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2013, 60 (06) :326-330
[7]   A Fully On-Chip Digitally Assisted LDO Regulator With Improved Regulation and Transient Responses [J].
Li, Han ;
Zhan, Chenchang ;
Zhang, Ning .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2018, 65 (11) :4027-4034
[8]   A 50-mA 99.2% Peak Current Efficiency, 250-ns Settling Time Digital Low-Dropout Regulator With Transient Enhanced PI Controller [J].
Lim, ChaiYong ;
Mandal, Debashis ;
Bakkaloglu, Bertan ;
Kiaei, Sayfe .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (08) :2360-2370
[9]   A 312 ps response-time LDO with enhanced super source follower in 28 nm CMOS [J].
Lu, Yan ;
Li, Cheng ;
Zhu, Yan ;
Huang, Mo ;
U, Seng-Pan ;
Martins, Rui P. .
ELECTRONICS LETTERS, 2016, 52 (16) :1368-1369
[10]   A 1.24 μA Quiescent Current NMOS Low Dropout Regulator With Integrated Low-Power Oscillator-Driven Charge-Pump and Switched-Capacitor Pole Tracking Compensation [J].
Magod, Raveesh ;
Bakkaloglu, Bertan ;
Manandhar, Sanjeev .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2018, 53 (08) :2356-2367