Exploration Environment for 3D Heterogeneous Tree-based FPGA Architectures (3D HT-FPGA)

被引:0
作者
Pangracious, Vinod [1 ]
Mehrez, Habib [1 ]
Beltaief, Nizar [1 ]
Marrakchi, Zied [2 ]
Farooq, Umer [3 ]
机构
[1] Univ Paris 06, LIP6, F-75252 Paris 05, France
[2] FLEXRAS Technol, Paris, France
[3] COMSATS IIT, Islamabad, Pakistan
来源
2013 INTERNATIONAL CONFERENCE ON RECONFIGURABLE COMPUTING AND FPGAS (RECONFIG) | 2013年
关键词
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
We describe the physical design and exploration methodology to optimize 3-dimensional (3D) heterogeneous Tree-based FPGA (HT-FPGA) by introducing a break-point at a particular tree level interconnect to optimize the speed, power consumption and area. The ability of the flow to decide a horizontal or vertical partitioning of the multilevel programmable tree network based on design specifications is a defining feature. The break-point of vertically partitioned tree is designed to balance the placement of logic blocks and switch blocks into multiple tiers while the break-point of horizontally partitioned tree is designed to optimize the interconnect delay of the programmable tree network. We finally evaluate the performance, area and power consumption of the proposed 3D HT-FPGA using the newly developed flow and show that vertical and horizontally partitioned 3D stacked HT-FPGA improves speed by 16% and 55% respectively. Silicon footprint reduced by 50% for vertical and 46% for horizontal partitioning method and power consumption reduced by 35% compared to 2D counterpart.
引用
收藏
页数:6
相关论文
共 11 条
[1]  
Ababei C., 2003, IEEE DES TEST COMPUT, V25, P1132
[2]  
Ayala L., 2009, NANONET SPRING JUN, V2, P90
[3]   Exploration of Heterogeneous FPGA Architectures [J].
Farooq, Umer ;
Parvez, Husain ;
Mehrez, Habib ;
Marrakchi, Zied .
INTERNATIONAL JOURNAL OF RECONFIGURABLE COMPUTING, 2011, 2011
[4]  
ITRS, 2012, ITRS2012, P17
[5]  
Le R, 2009, GLSVLSI 2009: PROCEEDINGS OF THE 2009 GREAT LAKES SYMPOSIUM ON VLSI, P251
[6]  
Lin M., 2006, Proceedings of the 2006 ACM/SIGDA 14th international symposium on Field programmable gate arrays, FPGA '06, P113
[7]  
Pangracious V, 2013, LECT NOTES COMPUT SC, V7806, P197, DOI 10.1007/978-3-642-36812-7_19
[8]   Interconnect-Based Design Methodologies for Three-Dimensional Integrated Circuits [J].
Pavlidis, Vasilis F. ;
Friedman, Eby G. .
PROCEEDINGS OF THE IEEE, 2009, 97 (01) :123-140
[9]  
Rahman A., 2001, SLIP ACM MARCH, V1
[10]  
Siozios K, 2008, INT J RECONFIGURABLE, V2008, DOI 10.1155/2008/764942