A 2.57GHz All-Digital Phase-Locked Loop Based on the digital controlled Ring Oscillator

被引:0
|
作者
Ruan Weihua [1 ]
Wang Haipeng [1 ]
机构
[1] Sanjiang Univ, Elect Informat Engn Coll, Nanjing 210012, Jiangsu, Peoples R China
来源
2019 11TH INTERNATIONAL CONFERENCE ON INFORMATION TECHNOLOGY AND ELECTRICAL ENGINEERING (ICITEE 2019) | 2019年
关键词
ADPLL; DCO; CTW; FTW; digital control; ADPLL;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
This paper presents a 2.57GHz All-Digital Phase-Locked Loop(ADPLL) Based on the digital controlled Ring Oscillator, which uses a frequency and phase detector controller architecture with high resolution and wide locking range. In order to speed up the phase locking, reduce the instantaneous phase locked differential, this dissertation adopts a forward prediction method. The DCO uses 3-stage ring oscillator, the oscillator frequency is controlled by the coarse tune words(CTW) and the fine tune words(FTW), the CTW to control the output frequency fast approaching the target frequency and the FTW to control the final target frequency, in addition, in order to make the DCO work in a linear zone, a normal open oscillation circuit is designed. The layout of the ADPLL circuit is completed by 0.18um CMOS process, which area is 0.3416 mm(2) (including pad). The post simulation results show that the maximum output clock frequency is over 2.57GHZ.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] WIDEBAND ALL-DIGITAL PHASE-LOCKED LOOP
    YAMAMOTO, H
    MORI, S
    ELECTRONICS & COMMUNICATIONS IN JAPAN, 1975, 58 (03): : 27 - 34
  • [2] An all-digital phase-locked loop demodulator based on FPGA
    Gong, X. F.
    Cui, Z. D.
    2017 3RD INTERNATIONAL CONFERENCE ON APPLIED MATERIALS AND MANUFACTURING TECHNOLOGY (ICAMMT 2017), 2017, 242
  • [3] Direct Digital Synthesis-Based All-Digital Phase-Locked Loop
    Vezant, Benoit
    Mansuy, Cedric
    Bui, Hung Tien
    Boyer, Francois-Raymond
    2009 JOINT IEEE NORTH-EAST WORKSHOP ON CIRCUITS AND SYSTEMS AND TAISA CONFERENCE, 2009, : 49 - +
  • [4] BINARY QUANTIZED ALL-DIGITAL PHASE-LOCKED LOOP
    YUKAWA, J
    MORI, S
    ELECTRONICS & COMMUNICATIONS IN JAPAN, 1973, 56 (12): : 21 - 28
  • [5] DIGITAL CONTROLLED OSCILLATOR (DCO) FOR ALL DIGITAL PHASE-LOCKED LOOP (ADPLL) - A REVIEW
    Choong, Florence
    Reaz, Mamun Ibne
    Kamaruzzaman, Mohamad Ibrahim
    Badal, Md. Torikul Islam
    Farayez, Araf
    Crespo, Maria Liz
    Cicuttin, Andres
    JURNAL TEKNOLOGI, 2020, 82 (01): : 29 - 40
  • [6] Phase-domain all-digital phase-locked loop
    Staszewski, RB
    Balsara, PT
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2005, 52 (03) : 159 - 163
  • [7] A New All-Digital Phase-Locked Loop Based on Single CPLD
    Shen, Weicong
    Zhang, Fan
    PROCEEDINGS OF 2016 8TH IEEE INTERNATIONAL CONFERENCE ON COMMUNICATION SOFTWARE AND NETWORKS (ICCSN 2016), 2016, : 307 - 310
  • [8] An FPGA-Based Linear All-Digital Phase-Locked Loop
    Kumm, Martin
    Klingbeil, Harald
    Zipf, Peter
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2010, 57 (09) : 2487 - 2497
  • [9] A 2.4-GHz Low-Power All-Digital Phase-Locked Loop
    Xu, Liangge
    Lindfors, Saska
    Stadius, Kari
    Ryynanen, Jussi
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (08) : 1513 - 1521
  • [10] A 35.56GHz All-Digital Phase-Locked Loop with High Resolution Varactors
    Hung, Chao-Ching
    Liu, Shen-Iuan
    2010 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AUTOMATION AND TEST (VLSI-DAT), 2010, : 245 - 248