Full Area Pattern Decomposition of Self-Aligned Double Patterning for 30nm Node NAND FLASH Process

被引:4
|
作者
Chang, Yi-Shiang [1 ]
Sweis, Jason [2 ]
Lai, Jun-Cheng [1 ]
Lin, Chia-Chi [1 ]
Yu, Jonathan [3 ]
机构
[1] Powerchip Semicond Corp, SBIP, 12,Li Hsin Rd 1, Hsinchu, Taiwan
[2] Cadence Design Syst Inc, San Jose, CA 95134 USA
[3] Cadence Design Syst III B, Taiwan Branch, Hsinchu, Taiwan
来源
ALTERNATIVE LITHOGRAPHIC TECHNOLOGIES II | 2010年 / 7637卷
关键词
30nm half-pitch NAND FLASH; Self-aligned double patterning (SADP); decomposition; ArF lithography; automation; full-chip;
D O I
10.1117/12.845831
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Self Aligned Double Patterning (SADP) has the advantage of dense array definition with good pitch control and is hence useful for memory devices; but its feasibility of two-dimensional circuit patterns definition is restricted on the other hand. In SPIE 2009, we had proposed the ideas of 30nm node NAND FLASH cell circuit critical feature (pickup, gate, contact array) decomposition by SADP, based on manual design. The concerns of process integration as well as SADP alignment algorithm for each mask step were investigated and countermeasures were presented. In this paper, the previous works on manual-based pattern decomposition are extended to a more sophisticated use on full-area NAND FLASH critical layer layout decomposition by utilizing an automated electronic design (EDA) tool. The decomposition tool together with OPC and simulation tools are integrated to optimize the lithographic performance of local critical patterns in each decomposed mask step, and comparisons have been made as well to investigate the differences in layout splitting algorithm between EDA-based and manual-based decomposition. Finally, the full-area (9350x12800um) layout decomposition has been successfully demonstrated on NAND FLASH Gate and Metal critical layers by using the EDA tool with improved 2D structure handling algorithms.
引用
收藏
页数:15
相关论文
共 50 条
  • [41] Interconnect Stack using Self-Aligned Quad and Double Patterning for 10nm High Volume Manufacturing
    Yeoh, A.
    Madhavan, A.
    Kybert, N.
    Anand, S.
    Shin, J.
    Asoro, M.
    Samarajeewa, S.
    Steigerwald, J.
    Ganpule, C.
    Buehler, M.
    Tripathi, A.
    Souw, V.
    Haran, M.
    Nigam, S.
    Chikarmane, V.
    Yashar, P.
    Mule, T.
    Wu, Y-H.
    Lee, K-S.
    Aykol, M.
    Marla, K.
    Sinha, P.
    Kirby, S.
    Hiramatsu, H.
    Han, W.
    Mori, M.
    Sharma, M.
    Jeedigunta, H.
    Sprinkle, M.
    Pelto, C.
    Tanniru, M.
    Leatherman, G.
    Fischer, K.
    Post, I.
    Auth, C.
    2018 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE (IITC), 2018, : 144 - 147
  • [42] Line Width Roughness Accuracy Analysis during Pattern Transfer in Self-aligned Quadruple Patterning Process
    Lorusso, Gian Francesco
    Inoue, Osamu
    Ohashi, Takeyoshi
    Sanchez, Efrain Altamirano
    Constantoudis, Vassilios
    Koshihara, Shunsuke
    METROLOGY, INSPECTION, AND PROCESS CONTROL FOR MICROLITHOGRAPHY XXX, 2016, 9778
  • [43] Simulation of spacer-based SADP (Self-Aligned Double Patterning) for 15nm half pitch
    Robertson, Stewart
    Wong, Patrick
    Versluijs, Janko
    Wiaux, Vincent
    OPTICAL MICROLITHOGRAPHY XXVI, 2013, 8683
  • [44] Roughness Improvements on Self-Aligned Quadruple Patterning Technique for 10nm node and beyond by Wafer Stress Engineering
    Liu, Eric
    Ko, Akiteru
    O'Meara, David
    Mohanty, Nihar
    Franke, Elliott
    Pillai, Karthik
    Biolsi, Peter
    ADVANCED ETCH TECHNOLOGY FOR NANOPATTERNING VI, 2017, 10149
  • [45] CD uniformity improvement on the self-aligned spacer double-patterning process by resist material modification
    Ohmori, Katsumi
    Motoike, Naoto
    Yaegashi, Hidetami
    Oyama, Kenichi
    ADVANCES IN RESIST MATERIALS AND PROCESSING TECHNOLOGY XXIX, 2012, 8325
  • [46] Spectral analysis of the linewidth and line edge roughness transfer during a self-aligned double patterning process
    Dupuy, E.
    Pargon, E.
    Fouchier, M.
    Grampeix, H.
    Pradelles, J.
    Darnon, M.
    Pimenta-Barros, P.
    Barnola, S.
    Joubert, O.
    ADVANCED ETCH TECHNOLOGY FOR NANOPATTERNING IV, 2015, 9428
  • [47] Overlay-Aware Detailed Routing for Self-Aligned Double Patterning Lithography Using the Cut Process
    Liu, Iou-Jen
    Fang, Shao-Yun
    Chang, Yao-Wen
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2016, 35 (09) : 1519 - 1531
  • [48] A Polynomial Time Exact Algorithm for Overlay-Resistant Self-Aligned Double Patterning (SADP) Layout Decomposition
    Xiao, Zigang
    Du, Yuelin
    Zhang, Hongbo
    Wong, Martin D. F.
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2013, 32 (08) : 1228 - 1239
  • [49] Overlay-Aware Detailed Routing for Self-Aligned Double Patterning Lithography Using the Cut Process
    Liu, Iou-Jen
    Fang, Shao-Yun
    Chang, Yao-Wen
    2014 51ST ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2014,
  • [50] A novel self-aligned shallow trench isolation cell for 90nm 4Gbit NAND flash EEPROM s
    Ichige, M. (masayuki.ichige@toshiba.co.jp), 1600, (Institute of Electrical and Electronics Engineers Inc.):