Full Area Pattern Decomposition of Self-Aligned Double Patterning for 30nm Node NAND FLASH Process

被引:4
|
作者
Chang, Yi-Shiang [1 ]
Sweis, Jason [2 ]
Lai, Jun-Cheng [1 ]
Lin, Chia-Chi [1 ]
Yu, Jonathan [3 ]
机构
[1] Powerchip Semicond Corp, SBIP, 12,Li Hsin Rd 1, Hsinchu, Taiwan
[2] Cadence Design Syst Inc, San Jose, CA 95134 USA
[3] Cadence Design Syst III B, Taiwan Branch, Hsinchu, Taiwan
来源
ALTERNATIVE LITHOGRAPHIC TECHNOLOGIES II | 2010年 / 7637卷
关键词
30nm half-pitch NAND FLASH; Self-aligned double patterning (SADP); decomposition; ArF lithography; automation; full-chip;
D O I
10.1117/12.845831
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Self Aligned Double Patterning (SADP) has the advantage of dense array definition with good pitch control and is hence useful for memory devices; but its feasibility of two-dimensional circuit patterns definition is restricted on the other hand. In SPIE 2009, we had proposed the ideas of 30nm node NAND FLASH cell circuit critical feature (pickup, gate, contact array) decomposition by SADP, based on manual design. The concerns of process integration as well as SADP alignment algorithm for each mask step were investigated and countermeasures were presented. In this paper, the previous works on manual-based pattern decomposition are extended to a more sophisticated use on full-area NAND FLASH critical layer layout decomposition by utilizing an automated electronic design (EDA) tool. The decomposition tool together with OPC and simulation tools are integrated to optimize the lithographic performance of local critical patterns in each decomposed mask step, and comparisons have been made as well to investigate the differences in layout splitting algorithm between EDA-based and manual-based decomposition. Finally, the full-area (9350x12800um) layout decomposition has been successfully demonstrated on NAND FLASH Gate and Metal critical layers by using the EDA tool with improved 2D structure handling algorithms.
引用
收藏
页数:15
相关论文
共 6 条
  • [1] Self-aligned double-patterning layout decomposition for two-dimensional random metals for sub-10-nm node design
    Ban, Yongchan
    Pan, David Z.
    JOURNAL OF MICRO-NANOLITHOGRAPHY MEMS AND MOEMS, 2015, 14 (01):
  • [2] Layout Decomposition of Self-Aligned Double Patterning for 2D Random Logic Patterning
    Ban, Yongchan
    Miloslavsky, Alex
    Lucas, Kevin
    Choi, Soo-Han
    Park, Chul-Hong
    Pan, David Z.
    DESIGN FOR MANUFACTURABILITY THROUGH DESIGN-PROCESS INTEGRATION V, 2011, 7974
  • [3] Effective Two-Dimensional Pattern Generation for Self-Aligned Double Patterning
    Ihara, Takeshi
    Takahashi, Atsushi
    Kodama, Chikaaki
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 2141 - 2144
  • [4] Split-It!: From Litho Etch Litho Etch to Self-Aligned Double Patterning Decomposition
    Badr, Yasmine A.
    Wassal, Amr G.
    Hammouda, Sherif A.
    PHOTOMASK TECHNOLOGY 2012, 2012, 8522
  • [5] Overlay-Aware Detailed Routing for Self-Aligned Double Patterning Lithography Using the Cut Process
    Liu, Iou-Jen
    Fang, Shao-Yun
    Chang, Yao-Wen
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2016, 35 (09) : 1519 - 1531
  • [6] Overlay-Aware Detailed Routing for Self-Aligned Double Patterning Lithography Using the Cut Process
    Liu, Iou-Jen
    Fang, Shao-Yun
    Chang, Yao-Wen
    2014 51ST ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2014,