A 60 GHz-Standard Compatible Programmable 50 GHz Phase-Locked Loop in 90 nm CMOS

被引:12
|
作者
Barale, F. [1 ]
Sen, P. [1 ]
Sarkar, S. [1 ]
Pinel, S. [1 ]
Laskar, J. [1 ]
机构
[1] Georgia Inst Technol, Sch Elect & Comp Engn, Atlanta, GA 30308 USA
关键词
CMOS integrated circuits; frequency divider; millimeter-wave circuits; phase-locked loop (PLL);
D O I
10.1109/LMWC.2010.2049444
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This letter presents, for the first time, a 60 GHz four-channel standard compatible heterodyne frequency synthesizer solution with low-cost reference signal. The presented PLL features a dual-core varactor-based LC cross-coupled voltage-controlled oscillator (VCO). The measured phase noise is -80.1 dBc/Hz at 1 MHz offset, and it is limited by the phase noise of the reference signal. The measured output spectrum shows spur suppression higher than 32 dBc. Using the lowest reference frequency to date (27 MHz), the presented PLL is suitable for applications in low cost fully integrated multi-gigabit 60 GHz CMOS radio transceivers.
引用
收藏
页码:411 / 413
页数:3
相关论文
共 50 条
  • [21] A Design of an Area-Efficient 10-GHz Phase-Locked Loop for Source-Synchronous, Multi-Channel Links in 90-nm CMOS Technology
    Bae, Woorham
    Jeong, Deog-Kyoon
    Yoo, Byoung-Joo
    PROCEEDINGS OF THE 2014 IEEE 17TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS & SYSTEMS (DDECS), 2014, : 55 - 58
  • [22] Design of 120:1 Frequency Divider for a 12.6 GHz Phase-Locked Loop
    Duong, H. T.
    Tran, N.
    Huynh, A. T.
    Le, H. V.
    Skafidas, E.
    2014 1ST AUSTRALIAN MICROWAVE SYMPOSIUM (AMS), 2014, : 33 - 34
  • [23] A fully integrated CMOS phase-locked loop with 30 MHz to 2 GHz locking range and ±35 ps jitter
    Xu, C
    Sargeant, W
    Laker, KR
    van der Spiegel, J
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2003, 36 (1-2) : 91 - 97
  • [24] A 20-GHz phase-locked loop for 40Gb/s serializing transmitter in 0.13μm CMOS
    Kim, J
    Kim, JK
    Lee, BJ
    Kim, N
    Jeong, DK
    Kim, W
    2005 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2005, : 144 - 147
  • [25] A Fully Integrated CMOS Phase-Locked Loop with 30 MHz to 2 GHz Locking Range and ±35 ps Jitter
    Chao Xu
    Winslow Sargeant
    Kenneth R. Laker
    Jan Van der Spiegel
    Analog Integrated Circuits and Signal Processing, 2003, 36 : 91 - 97
  • [26] A 90-nm CMOS 144 GHz Injection Locked Frequency Divider with Inductive Feedback
    Seo, Hyogi
    Seo, Seungwoo
    Yun, Jongwon
    Rieh, Jae-Sung
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2011, 11 (03) : 190 - 197
  • [27] A 104-GHz Phase-Locked Loop Using a VCO at Second Pole Frequency
    Tsai, Kun-Hung
    Liu, Shen-Iuan
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (01) : 80 - 88
  • [28] A 311.6 GHz Phase-locked Loop in 0.13 m SiGe BiCMOS Process with 90 dBc/Hz in-band Phase Noise
    Liang, Yuan
    Boon, Chirn Chye
    Dong, Yangtao
    Chen, Qian
    Liu, Zhe
    Li, Chenyang
    Mausolf, Thomas
    Kissinger, Dietmar
    Wang, Yong
    Ng, Herman Jalli
    PROCEEDINGS OF THE 2020 IEEE/MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM (IMS), 2020, : 1133 - 1136
  • [29] A Low-Phase-Noise 8 GHz Linear-Band Sub-Millimeter-Wave Phase-Locked Loop in 22 nm FD-SOI CMOS
    Kebe, Mamady
    Sanduleanu, Mihai
    MICROMACHINES, 2023, 14 (05)
  • [30] A 20-GHz phase-locked loop for 40-Gb/s serializing transmitter in 0.13-μm CMOS
    Kim, J
    Kim, JK
    Lee, BJ
    Kim, N
    Jeong, DK
    Kim, W
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (04) : 899 - 908