Development of Large Die Fine-Pitch Cu/low-k FCBGA Package with through Silicon via (TSV) Interposer

被引:28
作者
Chai, Tai Chong [1 ]
Zhang, Xiaowu [1 ]
Lau, John H. [2 ]
Selvanayagam, Cheryl S. [1 ]
Damaruganath, Pinjala [1 ]
Hoe, Yen Yi Germaine [1 ]
Ong, Yue Ying [1 ]
Rao, Vempati Srinivas [1 ]
Wai, Eva [1 ]
Li, Hong Yu [1 ]
Liao, E. Bin [1 ]
Ranganathan, Nagarajan [1 ]
Vaidyanathan, Kripesh [1 ]
Liu, Shiguo [3 ]
Sun, Jiangyan [4 ]
Ravi, Mullapudi [5 ]
Vath, Charles J., III [6 ]
Tsutsumi, Yoshihiro [7 ]
机构
[1] Agcy Sci Technol & Res, Dept Microsyst Modules & Components, Inst Microelect, Singapore 117685, Singapore
[2] Ind Technol Res Inst, Elect & Optoelect Lab, Hsinchu 310, Taiwan
[3] IBIDEN Singapore Pte Ltd, Singapore 339773, Singapore
[4] Shanghai Sinyang Semicond Mat Co Ltd, Shanghai 201616, Peoples R China
[5] Tango Syst Inc, San Jose, CA 95131 USA
[6] ASM Technol Singapore Pte Ltd, Singapore 768924, Singapore
[7] DISCO Hitec Pte Ltd, Singapore 417938, Singapore
来源
IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY | 2011年 / 1卷 / 05期
关键词
Cu/low-k chip; mechanical modeling; packaging assembly; reliability; thermal modeling; through silicon via interposer; wafer fabrication; TECHNOLOGY; INTEGRATION;
D O I
10.1109/TCPMT.2010.2101911
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
The continuous push for smaller bump pitch interconnection in line with smaller Cu/low-k technology nodes demands the substrate technology to support finer interconnection. However, the conventional organic buildup substrate is facing a bottleneck in fine-pitch wiring due to its technology limitation, and the cost of fabricating finer pitch organic substrate is higher. To address these needs, Si interposer with through silicon via (TSV) has emerged as a good solution to provide high wiring density interconnection, and at the same time to minimize coefficient of thermal expansion mismatch to the Cu/low-k chip that is vulnerable to thermal-mechanical stress and improve electrical performance due to shorter interconnection from the chip to the substrate. This paper presents the development of TSV interposer technology for a 21 x 21 mm Cu/low-k test chip on flip chip ball grid array (FCBGA) package. The Cu/low-k chip is a 65-nm nine-metal layer chip with 150-mu m SnAg bump pitch of total 11 000 I/O, with via chain and daisy chain for interconnect integrity monitoring and reliability testing. The TSV interposer size is 25 x 25 x 0.3 mm with CuNiAu as under bump metallization on the top side and SnAgCu bumps on the underside. The conventional bismaleimide triazine substrate size is 45 x 45 mm with BGA pad pitch of 1 mm and core thickness of 0.8 mm. Mechanical and thermal modeling and simulation for the FCBGA package with TSV interposer have been performed. TSV interposer fabrication processes and assembly process of the large die mounted on TSV interposer with Pb-free solder bumps and underfill have been set up. The FCBGA samples have passed moisture sensitivity test and thermal cycling reliability testing without failures in underfill delamination and daisy chain resistance measurements.
引用
收藏
页码:660 / 672
页数:13
相关论文
共 19 条
  • [1] Fabrication and characterization of robust through-silicon vias for silicon-carrier applications
    Andry, P. S.
    Tsang, C. K.
    Webb, B. C.
    Sprogis, E. J.
    Wright, S. L.
    Dang, B.
    Manzer, D. G.
    [J]. IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 2008, 52 (06) : 571 - 581
  • [2] Impact of packaging design on reliability of large die Cu/low-κ (BD) interconnect
    Chai, T. C.
    Zhang, Xiaowu
    Li, H. Y.
    Sekhar, V. N.
    Hnin, W. Y.
    Thew, M. L.
    Navas, O. K.
    Lau, John
    Murthy, R.
    Balakumar, S.
    Tan, Y. M.
    Cheng, C. K.
    Liew, S. L.
    Chi, D. Z.
    Zhu, W. H.
    [J]. 58TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, PROCEEDINGS, 2008, : 38 - +
  • [3] Khan N, 2008, ELEC COMP C, P550
  • [4] 3D silicon integration
    Knickerbocker, J. U.
    Andry, P. S.
    Dang, B.
    Horton, R. R.
    Patel, C. S.
    Polastre, R. J.
    Sakuma, K.
    Sprogis, E. S.
    Tsang, C. K.
    Webb, B. C.
    Wright, S. L.
    [J]. 58TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, PROCEEDINGS, 2008, : 538 - +
  • [5] 3-D silicon integration and silicon packaging technology using silicon through-vias
    Knickerbocker, John U.
    Patel, Chirag S.
    Andry, Paul S.
    Tsang, Cornelia K.
    Buchwalter, L. Paivikki
    Sprogis, Edmund J.
    Gan, Hua
    Horton, Raymond R.
    Polastre, Robert J.
    Wright, Steven L.
    Cotte, John A.
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (08) : 1718 - 1725
  • [6] Development of next-generation system-on-package (SOP) technology based on silicon carriers with fine-pitch chip interconnection
    Knickerbocker, JU
    Andry, PS
    Buchwalter, LP
    Deutsch, A
    Horton, RR
    Jenkins, KA
    Kwark, YH
    McVicker, G
    Patel, CS
    Polastre, RJ
    Schuster, C
    Sharma, A
    Sri-Jayantha, SM
    Surovic, CW
    Tsang, CK
    Webb, BC
    Wright, SL
    McKnight, SR
    Sprogis, EJ
    Dang, B
    [J]. IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 2005, 49 (4-5) : 725 - 753
  • [7] Three-dimensional system-in-package using stacked silicon platform technology
    Kripesh, V
    Yoon, SW
    Ganesh, VP
    Khan, N
    Rotaru, MD
    Fang, W
    Iyer, MK
    [J]. IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2005, 28 (03): : 377 - 386
  • [8] Kumagai K, 2008, ELEC COMP C, P571
  • [9] Lee H, 2007, ELEC COMP C, P1193
  • [10] Silicon interposer technology for high-density package
    Matsuo, M
    Hayasaka, N
    Okumura, K
    Hosomi, E
    Takubo, C
    [J]. 50TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE - 2000 PROCEEDINGS, 2000, : 1455 - 1459