A CMOS implementation of controller based all digital phase locked loop (ADPLL)

被引:3
作者
Balikai, Vikas [1 ]
Kittur, Harish [1 ]
机构
[1] Vellore Inst Technol, Sch Elect Engn, Vellore, Tamil Nadu, India
关键词
ADPLL; Phase frequency detector; Frequency controller; FREQUENCY; TRANSMITTER; TRANSCEIVER;
D O I
10.1108/CW-11-2019-0184
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Purpose Biomedical radio frequency (RF) transceivers require miniaturized forms with long battery life and low power consumption. The medical implant communication service (MICS) band in the frequency range of 402-405 MHz is widely used for medical RF transceivers because the MICS band signals have reasonable propagation characteristics and are suited to achieve good results. The implementation of the RF front-end for medical devices has many challenges as these dictate low power consumption. In particular, phase-locked loop is one of the most critical blocks of the RF front-end. The purpose of this paper is to the design of controller-based all-digital phase-locked loop (ADPLL) in a 45 nm CMOS process. Design/methodology/approach Initially, an open-loop architecture phase frequency detector (PFD) is designed. Then based on the concept of differential buffer, a differential ring oscillator (RO) is built using capacitive boosting technique. After that, the frequency controller block is built by proper mathematical modeling that does the job of loop filter, which behaves like a phase interpolator. Frequency controller block has tuning register block, tuning word register. The tuning block is built using the Metal Oxide Semiconductor (MOS) caps. Finally, the integration of all the blocks is done and the ADPLL architecture that locks at 402 MHz is achieved. Findings The designed PFD is dead zone free that operates at 1 GHz. The differential RO oscillates at 495 MHz. The proposed ADPLL operates at 402 MHz with measured phase noise of -98.36 at 1-MHz offset. This ADPLL exhibits rms jitter of 4.626 ps with a total power consumption of 216.5 mu W. Research limitations/implications A time to digital converter (TDC)-less controller-based low power ADPLL covering the MICS frequency band for biomedical applications has been designed in 45 nm/0.68 V CMOS technology. The ADPLL proposed in this draft uses differential oscillator with capacitively boosted technique which reduced the operating voltage to as low as 0.68 V. This ADPLL has a bandwidth of 20 kHz and works at reference frequency of 20 MHz consumed power of 216.5 mu W, while generating an output frequency of 402 MHz. The tuning range is from 375 to 428 MHz. With the phase noise of -98.36 dbc/Hz at 1 MHz, a frequency controller block replaces the usage of TDC. Social implications The designed ADPLL will definitely pave way to greater research arena in the field of biomedical field. This ADPLL is a unique combination that combines electronics and biomedical field. The designed ADPLL is itself a broader application to biomedical field that will have a positive impact on the society. Originality/value The implementation of open-loop PFD and RO using the capacitive boosting technique is a unique combination. This is comprehended well with frequency controller block that eliminates the usage of TDC and behaves as phase interpolator. The entire design of ADPLL which suits the application of MICS band of frequency has been designed carefully to work at low power.
引用
收藏
页码:71 / 85
页数:15
相关论文
共 25 条
[1]  
Bae J., 2015, IEEE BIOM CIRC SYST, P1, DOI [10.1109/BioCAS.2015.7348405, DOI 10.1109/BIOCAS.2015.7348405]
[2]   A 350 μW CMOS MSK Transmitter and 400 μW OOK Super-Regenerative Receiver for Medical Implant Communications [J].
Bohorquez, Jose L. ;
Chandrakasan, Anantha P. ;
Dawson, Joel L. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (04) :1248-1259
[3]  
Bradley Peter D., 2006, 2006 IEEE Biomedical Circuits and Systems Conference - Healthcare Technology (BioCas), P158, DOI 10.1109/BIOCAS.2006.4600332
[4]   A 0.5-V, 440-μW Frequency Synthesizer for Implantable Medical Devices [J].
Chen, Wu-Hsin ;
Loke, Wing-Fai ;
Jung, Byunghoo .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (08) :1896-1907
[5]   Phase Frequency Detector With Minimal Blind Zone for Fast Frequency Acquisition [J].
Chen, Wu-Hsin ;
Inerowicz, Maciej E. ;
Jung, Byunghoo .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2010, 57 (12) :936-940
[6]   A 0.5-V 0.42.24-GHz Inductorless Phase-Locked Loop in a System-on-Chip [J].
Cheng, Kuo-Hsing ;
Tsai, Yu-Chang ;
Lo, Yu-Lung ;
Huang, Jing-Shiuan .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2011, 58 (05) :849-859
[7]   A 10.8 mW Body Channel Communication/MICS Dual-Band Transceiver for a Unified Body Sensor Network Controller [J].
Cho, Namjun ;
Bae, Joonsung ;
Yoo, Hoi-Jun .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (12) :3459-3468
[8]   A CMOS Low-Power Transceiver With Reconfigurable Antenna Interface for Medical Implant Applications [J].
Copani, Tino ;
Min, Seungkee ;
Shashidharan, Sridhar ;
Chakraborty, Sudipto ;
Stevens, Mark ;
Kiaei, Sayfe ;
Bakkaloglu, Bertan .
IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2011, 59 (05) :1369-1378
[9]  
Gardner FM, 2005, PHASELOCK TECHNIQUES, 3RD EDITION, P1
[10]   Analysis of frequency and amplitude in CMOS differential ring oscillators [J].
Ghonoodi, Hojat ;
Miar-Naimi, Hossein ;
Gholami, Mohammad .
INTEGRATION-THE VLSI JOURNAL, 2016, 52 :253-259