A Nano-Watt Dual-Output Subthreshold CMOS Voltage Reference

被引:10
|
作者
Lin, Jie [1 ,2 ,4 ]
Wang, Lidan [2 ,3 ]
Lu, Yan [1 ,4 ]
Zhan, Chenchang [2 ,3 ]
机构
[1] Univ Macau, Inst Microelect, State Key Lab Analog & Mixed Signal VLSI, Macau, Peoples R China
[2] Southern Univ Sci & Technol, Sch Microelect, Shenzhen 518055, Peoples R China
[3] Minist Educ, Engn Res Ctr Integrated Circuits Next Generat Com, Beijing, Peoples R China
[4] Univ Macau, Dept ECE, FST, Macau, Peoples R China
关键词
Dual-output; CMOS voltage reference; subthreshold; ultra-low power; PPM/DEGREES-C; NANOPOWER;
D O I
10.1109/OJCAS.2020.3005546
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A dual-output CMOS voltage reference is presented for ultra-low power applications that require two or more different voltage references. The VREF1 is designed by employing the VTH difference between two devices to compensate the temperature coefficient (TC) of the thermal voltage. The VREF2 is generated by feeding a current mirrored from the first reference voltage's supply current into a diodeconnected-transistor load. In such a way, two different voltage references can be generated in one compact and simple design to reduce the devices and chip area significantly, compared to two separate voltage references in a conventional design. Fabricated in a 0.18-mu m CMOS process, the proposed CMOS voltage reference can provide two references of 331.8 and 660.3 mV with variation coefficients of 0.53% and 0.42%, respectively. The average TCs of V-REF1 and V-REF2 for a temperature range of -40 to 125. C are measured as 41.7 and 24.5 ppm/.C, respectively. The line sensitivity (LS) of V-REF1 is 0.0505 %/V with 0.6-1.8 V supply, and the LS of V-REF2 is 0.114 %/V with 0.8-1.8 V supply. The measured results show a competitive power supply ripple rejection, and the power consumption is only 4.12 nW with 0.8-V minimum supply at 25 degrees C, while the active area is 0.0108 mm(2).
引用
收藏
页码:100 / 106
页数:7
相关论文
共 50 条
  • [41] A high accuracy CMOS subthreshold voltage reference with offset cancellation and thermal compensation
    Liu, Liamci
    Song, Yu
    Mu, Junchao
    Guo, Wei
    Zhu, Zhangming
    Yang, Yintang
    MICROELECTRONICS JOURNAL, 2017, 60 : 102 - 108
  • [42] An Ultra-Low Power CMOS Subthreshold Voltage Reference with Temperature Coefficient Compensation
    Huang, Yuxuan
    Wu, Ruihuang
    Xiong, Bingjun
    Li, Zhipeng
    Liu, Jia
    Zou, Yun
    Liu, Jingjing
    Sun, Xinghua
    PROCEEDINGS OF THE 12TH INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS, AND SYSTEMS, ICCCAS 2023, 2024, 1193 : 187 - 197
  • [43] A 30 nA, 6.6 ppm/○C, high PSRR subthreshold CMOS voltage reference
    Li, Yongquan
    Jiang, Mei
    Cai, Liangwei
    PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [44] A NanoPower, High PSRR Full CMOS Voltage Reference Circuit Consisting of Subthreshold MOSFETs
    Li, Jian
    Li, Jiancheng
    Yang, Li
    PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [45] A 2.6 nW, 0.45 V Temperature-Compensated Subthreshold CMOS Voltage Reference
    Magnelli, Luca
    Crupi, Felice
    Corsonello, Pasquale
    Pace, Calogero
    Iannaccone, Giuseppe
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (02) : 465 - 474
  • [46] A simple subthreshold CMOS voltage reference circuit with channel-length modulation compensation
    Huang, Po-Hsuan
    Lin, Hongchin
    Lin, Yen-Tai
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2006, 53 (09) : 882 - 885
  • [47] An Ultra-Low Power and Offset-Insensitive CMOS Subthreshold Voltage Reference
    Wang, Lidan
    Zhan, Chenahang
    Li, Guofeng
    2016 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), 2016, : 243 - 246
  • [48] A Single-Stage Dual-Output Regulating Voltage Doubler for Wireless Power Transfer
    Lu, Tianqi
    Makinwa, Kofi A. A.
    Du, Sijun
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2024, 59 (09) : 2922 - 2933
  • [49] A Nano-Watt Dual-Mode Address Detector for a Wi-Fi Enabled RF Wake-up Receiver
    Benbuk, Ahmed Abed
    Kouzayha, Nour
    Costantine, Joseph
    Jaafar, Hadi
    Dawy, Zaher
    2019 IEEE SENSORS, 2019,
  • [50] High voltage gain dual-input dual-output DC-DC converter with reduced voltage stress on semiconductors
    Jalilzadeh, Tohid
    Rostami, Naghi
    Babaei, Ebrahim
    Hosseini, Seyed Hossein
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2020, 48 (06) : 934 - 952