System level design and power analysis of architectures for SATD calculus in the H.264/AVC

被引:0
|
作者
Massimo, C [1 ]
Coppari, F [1 ]
Orcioni, S [1 ]
Vece, GB [1 ]
机构
[1] Univ Politecn Marche, DEIT, Ancona, Italy
来源
VLSI CIRCUITS AND SYSTEMS II, PTS 1 AND 2 | 2005年 / 5837卷
关键词
SAD; SATD; H.264; video standard; system level design; SystemC; VLSI architecture; power analysis;
D O I
10.1117/12.608475
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The new generation of video coding standards (H.264/MPEG Advanced Video Codec) addresses the requirements of a network-friendly and scalable video representation, and increasing by a factor of two the compression efficiency of the current technology. The H.264 uses the SATD metric for the calculus of the prediction error. The SATD procedure may be called about I million times during the visualization of a 352x288 pixel video sequence of 10 seconds. Therefore the accurate design of a dedicated hardware for the SATD is relevant in the performance of the complete codec. This paper presents four architectures described in SystemC for the VLSI implementation of the calculus of the SATD metric. The performances of the architectures in terms of signal to noise ratio and power dissipation have been evaluated using a new SystemC library developed by the authors for the estimation of power consumption in a SystemC description of the architecture. Comparisons have been performed for different values of the number of bits of the internal representation for the four architectures. Four standard video sequences (Akiyo, Stefan, Mobile&calendar, Container) have been used to test the performance of the architectures.
引用
收藏
页码:795 / 805
页数:11
相关论文
共 50 条
  • [41] A 385 MHz 13.54 K Gates Delay Balanced Two-Level CAVLC Decoder for Ultra HD H.264/AVC Video
    Liao, Yuan-Hsin
    Li, Gwo-Long
    Chang, Tian-Sheuan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2012, 22 (11) : 1604 - 1610
  • [42] An efficient VLSI processor chip for variable block size integer motion estimation in H.264/AVC
    Ruiz, G. A.
    Michell, J. A.
    SIGNAL PROCESSING-IMAGE COMMUNICATION, 2011, 26 (06) : 289 - 303
  • [43] Performance Enhancement of Sum of Absolute Difference (SAD) Computation in H.264/AVC Using Saturation Arithmetic
    Tran, Trung Hieu
    Cho, Hyo-Moon
    Cho, Sang-Bock
    EMERGING INTELLIGENT COMPUTING TECHNOLOGY AND APPLICATIONS, PROCEEDINGS, 2009, 5754 : 396 - 404
  • [44] Efficient VLSI Design of CAVLC Decoder of H.264 for HD Videos
    Mukherjee, Rohan
    Banerjee, Anupam
    Chakrabarti, Indrajit
    Dutta, Pranab Kumar
    Ray, Ajoy Kumar
    2017 7TH INTERNATIONAL SYMPOSIUM ON EMBEDDED COMPUTING AND SYSTEM DESIGN (ISED), 2017,
  • [45] High-Throughput Reconfigurable Variable Length Coding Decoder for MPEG-2 and AVC/H.264
    Lee, Gwo Giun
    Chen, Chun-Fu
    Xu, Shu-Ming
    Hsiao, Ching-Jui
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2016, 82 (01): : 27 - 40
  • [46] A Novel Fast Inter-mode Decision Algorithm for H.264/AVC Based on Motion Estimation Residual
    Yang, Jie
    Chen, Yin
    2009 WASE INTERNATIONAL CONFERENCE ON INFORMATION ENGINEERING, ICIE 2009, VOL I, 2009, : 153 - 156
  • [47] A New CAVLC Algorithm for Higher Bit Compression by Introducing the Concept of Position Coding of the Coefficients in H.264/AVC
    Acharyya, Amit
    Kothari, Saransh
    Reeve, Jeff
    2012 IEEE INTERNATIONAL CONFERENCE ON INDUSTRIAL TECHNOLOGY (ICIT), 2012, : 123 - 128
  • [48] Power analysis of system-level on-chip communication architectures
    Lahiri, K
    Raghunathan, A
    INTERNATIONAL CONFERENCE ON HARDWARE/SOFTWARE CODESIGN AND SYSTEM SYNTHESIS, 2004, : 236 - 241
  • [49] Hardware Efficient Coarse-to-Fine Fast Algorithm for H.264/AVC Variable Block Size Motion Estimation
    Chen, Lien-Fei
    Huang, Shien-Yu
    Liao, Chi-Yao
    Lai, Yeong-Kang
    ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 1657 - 1660
  • [50] Fractional-Pel Motion Compensation Interpolation Architecture Based on Parallel FIR Systolic Arrays for H.264/AVC
    Ma, Liang
    Du, Gao-Ming
    Zhang, Duo-Li
    Song, Yu-Kun
    Geng, Luo-Feng
    Gao, Ming-Lun
    2008 2ND INTERNATIONAL CONFERENCE ON ANTI-COUNTERFEITING, SECURITY AND IDENTIFICATION, 2008, : 328 - 331