System level design and power analysis of architectures for SATD calculus in the H.264/AVC

被引:0
|
作者
Massimo, C [1 ]
Coppari, F [1 ]
Orcioni, S [1 ]
Vece, GB [1 ]
机构
[1] Univ Politecn Marche, DEIT, Ancona, Italy
来源
VLSI CIRCUITS AND SYSTEMS II, PTS 1 AND 2 | 2005年 / 5837卷
关键词
SAD; SATD; H.264; video standard; system level design; SystemC; VLSI architecture; power analysis;
D O I
10.1117/12.608475
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The new generation of video coding standards (H.264/MPEG Advanced Video Codec) addresses the requirements of a network-friendly and scalable video representation, and increasing by a factor of two the compression efficiency of the current technology. The H.264 uses the SATD metric for the calculus of the prediction error. The SATD procedure may be called about I million times during the visualization of a 352x288 pixel video sequence of 10 seconds. Therefore the accurate design of a dedicated hardware for the SATD is relevant in the performance of the complete codec. This paper presents four architectures described in SystemC for the VLSI implementation of the calculus of the SATD metric. The performances of the architectures in terms of signal to noise ratio and power dissipation have been evaluated using a new SystemC library developed by the authors for the estimation of power consumption in a SystemC description of the architecture. Comparisons have been performed for different values of the number of bits of the internal representation for the four architectures. Four standard video sequences (Akiyo, Stefan, Mobile&calendar, Container) have been used to test the performance of the architectures.
引用
收藏
页码:795 / 805
页数:11
相关论文
共 50 条
  • [31] ESL flow for a hardware H.264/AVC decoder using TLM-2.0 and high level synthesis: a quantitative study
    Thadani, M.
    Carballo, P. P.
    Hernandez, P.
    Marrero, G.
    Nunez, A.
    VLSI CIRCUITS AND SYSTEMS IV, 2009, 7363
  • [32] A SURVEY OF ALGORITHMS AND ARCHITECTURES FOR H.264 SUB-PIXEL MOTION ESTIMATION
    Fatemi, Mohammad Reza Hosseiny
    Ates, Hasan F.
    Salleh, Rosli
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2012, 21 (03)
  • [33] Performance Evaluation of the H.264/AVC Video Coding Standard for Lossy Hyperspectral Image Compression
    Santos, Lucana
    Lopez, Sebastian
    Callico, Gustavo M.
    Lopez, Jose F.
    Sarmiento, Roberto
    IEEE JOURNAL OF SELECTED TOPICS IN APPLIED EARTH OBSERVATIONS AND REMOTE SENSING, 2012, 5 (02) : 451 - 461
  • [34] A Novel Low-Cost High-Throughput CAVLC Decoder for H.264/AVC
    Wang, Kyu-Yeul
    Kim, Byung-Soo
    Lee, Sang-Seol
    Kim, Dong-Sun
    Chung, Duck-Jin
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2011, E94D (04): : 895 - 904
  • [35] High performance hardware architecture of intra-prediction for H.264/AVC high profile
    Gu, Meihua
    Zhu, Lei
    Journal of Computational Information Systems, 2013, 9 (15): : 6227 - 6233
  • [36] A Low-Power High-Performance H.264/AVC Intra-Frame Encoder for 1080pHD Video
    Kuo, Huang-Chih
    Wu, Li-Cian
    Huang, Hao-Ting
    Hsu, Sheng-Tsung
    Lin, Youn-Long
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2011, 19 (06) : 925 - 938
  • [37] A High parallelism hardware architecture design of the H.264/AVC integer motion estimation for applications in real-time DTTV transmissions
    Santos Lunarejo, Jose Luis
    Silva Cardenas, Carlos
    CONFERENCE ON ELECTRONICS, TELECOMMUNICATIONS AND COMPUTERS - CETC 2013, 2014, 17 : 728 - 735
  • [38] Algorithm and Architecture Co-Design of Hardware-Oriented, Modified Diamond Search for Fast Motion Estimation in H.264/AVC
    Ndili, Obianuju
    Ogunfunmi, Tokunbo
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2011, 21 (09) : 1214 - 1227
  • [39] High Throughput VLSI Architecture of a Fast Mode Decision Algorithm for H.264/AVC Intra Encoding
    Zhang, Tianruo
    Tian, Guifen
    Ikenaga, Takeshi
    Goto, Satoshi
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2008, E91A (12) : 3630 - 3637
  • [40] Cache Based Motion Compensation Architecture for Quad-HD H.264/AVC Video Decoder
    Zhou, Jinjia
    Zhou, Dajiang
    He, Gang
    Goto, Satoshi
    IEICE TRANSACTIONS ON ELECTRONICS, 2011, E94C (04): : 439 - 447