Mitigating Total-Ionizing-Dose-Induced Threshold-Voltage Shifts Using Back-Gate Biasing in 22-nm FD-SOI Transistors

被引:5
|
作者
Watkins, A. C. [1 ]
Vibbert, S. T. [1 ]
D'Amico, J., V [1 ]
Kauppila, J. S. [1 ]
Haeffner, T. D. [1 ]
Ball, D. R. [1 ]
Zhang, E. X. [1 ]
Warren, K. M. [1 ]
Alles, M. L. [1 ]
Massengill, L. W. [1 ]
机构
[1] Vanderbilt Univ, Nashville, TN 37235 USA
关键词
MOSFET; Logic gates; MOSFET circuits; Threshold voltage; Transistors; Transconductance; Silicon-on-insulator; Fully-depleted silicon-on-insulator (FD-SOI); integrated circuit (IC) reliability; radiation effects in FETs; radiation hardening by design (RHBD); total ionizing dose (TID);
D O I
10.1109/TNS.2022.3146318
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The effects of total ionizing dose (TID) on MOSFETs fabricated in a 22-nm fully depleted silicon-on-insulator (FD-SOI) technology are analyzed. TID causes positive-trapped charge to accumulate in transistor isolation regions [e.g., the buried oxide (BOX)], thereby generating negative TID-induced threshold-voltage shifts Delta V-th that facilitate nMOSFET turn-on and inhibit pMOSFET turn-on. Back-gate biasing options in the technology can be used to offset the threshold-voltage shifts. Applying a bias to the back gates of MOSFETs in a conventional-well back-gate configuration mitigates TID-induced Delta V-th in nMOSFETs (where a negative bias is applied to the P-well back-gate), while enhancing the same in pMOSFETs (where a positive bias is applied to the N-well back-gate). To mitigate and potentially reverse TID-induced Delta V-th of both nMOSFETs and pMOSFETs simultaneously, a single back-gate bias can be applied to MOSFETs in a common isolated P-well back-gate configuration. 3-D technology computer-aided design (3-D TCAD) device simulation results of the 22-nm FD-SOI technology confirm the conventional-well circuit-level radiation response and support the effectiveness of using the common isolated P-well back-gate configuration for TID mitigation. These results justify the utility of dynamically tuning back-gate bias according to actively monitored TID-induced Delta V-th feedback.
引用
收藏
页码:374 / 380
页数:7
相关论文
共 5 条
  • [1] Impact of Back-Gate Biasing on the Transport Properties of 22 nm FD-SOI MOSFETs at Cryogenic Temperatures
    Al Mamun, Fahad
    Vasileska, Dragica
    Esqueda, Ivan Sanchez
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2022, 69 (10) : 5417 - 5423
  • [2] Total Ionizing Dose Impact on 22-nm FD-SOI Ring Oscillator Current and Frequency
    Clark, Lawrence T.
    Brown, William E.
    Young-Sciortino, Clifford S.
    Butler, Jim D.
    Guertin, Steven M.
    Holbert, Keith E.
    Bikkina, Phaneendra
    Bhanushali, Sumukh
    Turowski, Marek
    Levy, Andrew
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2022, 69 (12) : 2305 - 2313
  • [3] Total Ionizing Dose Effects on 22 nm UTBB FD-SOI MOSFETs up to 100 Mrad(Si)
    Zhang, Ruiqin
    Cui, Jiangwei
    Li, Yudong
    Guo, Qi
    Zheng, Qiwen
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2024, 71 (06) : 3490 - 3497
  • [4] Total Ionizing Dose Radiation Effects Hardening Using Back-Gate Bias in Double-SOI Structure
    Huang, Yang
    Han, Zhengsheng
    Liu, Fanyu
    Li, Bo
    Li, Binhong
    Gao, Jiantou
    Zhang, Gang
    Wang, Lei
    Li, Duoli
    Jiao, Jian
    Zhao, Fazhan
    Ye, Tianchun
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2022, 69 (03) : 453 - 461
  • [5] Analysis of Back-Gate Bias Control on EVM Measurements of a Dual-Band Power Amplifier in 22 nm FD-SOI for 5G 28 and 39 GHz Applications
    Nyssens, Lucas
    Nabet, M.
    Rack, M.
    Bendou, Y.
    Wane, S.
    Sombrin, J. B.
    Raskin, J. -p.
    Lederer, D.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2025, 72 (02) : 753 - 762