Threshold voltage mismatch and intra-die leakage current in digital CMOS circuits

被引:44
作者
de Gyvez, JP [1 ]
Tuinhout, HP [1 ]
机构
[1] Philips Res Labs, NL-5656 AA Eindhoven, Netherlands
关键词
leakage current; mismatch; subthreshold; threshold voltage;
D O I
10.1109/JSSC.2003.820873
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Due to device and voltage scaling scenarios for present and future deep-submicron CMOS technologies, it is inevitable that the off-state current (I-off) of MOSFET transistors increases as the technology minimum dimensions scale down. Experimental evidence shows that the leakage current distribution of modern, deep-submicron designs not only has a higher mean value but it also presents a larger variability as well. In this paper, we investigate the impact of threshold voltage mismatch as one plausible source for this increased variability. In digital circuit design, it is commonly assumed that the threshold voltage difference (mismatch) of static CMOS cells is negligible. However, threshold voltage mismatch (DeltaV(to)) has a two-sided effect on the oft-state current. Namely, the total cell's current can increase or decrease depending upon the direction of the V-t mismatch shift. This effect can be so severe that I-off can increase by more than one order of. magnitude with, respect to its nominal value due only to V-to mismatch. We further show through experimental results that the V-to mismatch of paired transistors working in the subthreshold regime can be worse by a factor of two as compared to transistors working in the saturation or linear regions. A factor of two larger spread is obviously quite devastating in terms of area, speed, and power consumption, should it be desired to attain the same I-off level as for a V-to mismatch characterized out of the subthreshold regime.
引用
收藏
页码:157 / 168
页数:12
相关论文
共 30 条
  • [1] BASTOS J, 1998, THESIS KU LEUVEN
  • [2] Contribution to the characterization of the hump effect in MOSFET submicronic technologies
    Brut, H
    Velghe, RMDA
    [J]. ICMTS 1999: PROCEEDINGS OF THE 1999 INTERNATIONAL CONFERENCE ON MICROELECTRONIC TEST STRUCTURES, 1999, : 188 - 193
  • [3] BURNET D, P SPIE, V2636, P83
  • [4] BURNETT D, 1994, 1994 SYMPOSIUM ON VLSI TECHNOLOGY, P15, DOI 10.1109/VLSIT.1994.324400
  • [5] Chen CA, 1996, ONLINE J KNOWL SYN N, V3, P1
  • [6] Chen ZP, 1998, 1998 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN - PROCEEDINGS, P239
  • [7] Microwave processing of WC-Co composites and ferroic titanates
    Cheng, JP
    Agrawal, DK
    Komarneni, S
    Mathis, M
    Roy, R
    [J]. MATERIALS RESEARCH INNOVATIONS, 1997, 1 (01) : 44 - 52
  • [8] Croon JA, 2002, ICMTS 2002:PROCEEDINGS OF THE 2002 INTERNATIONAL CONFERENCE ON MICROELECTRONIC TEST STRUCTURES, P235
  • [9] Average leakage current estimation of CMOS logic circuits
    de Gyvez, JP
    van de Wetering, E
    [J]. 19TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2001, : 375 - 379
  • [10] Denison M., 1998, ESSDERC'98. Proceedings of the 28th European Solid-State Device Research Conference, P648